# IC DATA BOOK िटिटि अस्प्रस्तर है। अस्प्रस्तामाणालास्तर Cherry Semiconductor Corporation makes no representation that the use of any circuitry described herein will not infringe on existing or future patent rights, nor do the descriptions contained herein imply the granting of licenses to make, use or sell equipment constructed in accordance therewith. CSC™ reserves the right to make changes to the products contained in this data book to improve performance, reliability, or manufacturability. Consequently, contact CSC™ for the latest available specifications and performance data. # LIFE SUPPORT POLICY CSC™'s products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of Cherry Semiconductor Corporation. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is a component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Note: Information in this data book is believed to be accurate and reliable, no responsibility is assumed by Cherry Semiconductor Corporation for its use. ©1989, Cherry Semiconductor Corporation All Rights reserved. MULTIWATT® is a registered trademark of SGS Corporation # INTEGRATED CIRCUITS DATA BOOK # INTRODUCTION From its inception in 1972, Cherry Semiconductor has maintained a strong commitment to excellence in the design and manufacture of bipolar integrated circuits. Processing technologies include Linear Bipolar, I<sup>2</sup>L Digital, Linear/I<sup>2</sup>L combinations on the same chip, Optoelectronic Circuits, Low Power Schottky, and Flip-Chip Metallurgy. Our modern plant has been furnished with the latest processing and production equipment, including microprocessor controlled diffusion furnaces, projection mask aligners, vertical epitaxial reactors, electron beam evaporators, sputtering systems, scanning electron microscope (SEM), and computerized testing stations. All critical processing steps are performed in a VLSI environment in Class 100 clean rooms, specially controlled for temperature and humidity, and isolated from external vibration. CSC™ offers three basic types of IC solutions, in order to provide the system designer the optimum solution in applications utilizing linear and mixed linear/digital circuitry. The expanding CSC™ line of standard ICs is extensively used in dedicated automotive, memory management, power supply and motor control applications. Full custom ICs are developed for high-volume, long-term programs. Finally, GENESIS™ Semicustom linear and linear/digital arrays offer a wide range of user options at a fraction of the cost and leadtime of custom circuits. # **Cherry Semiconductor Corporation** 2000 South County Trail ● East Greenwich, RI 02818 Phone: (401)885-3600 ● Telex:(WUI)6817157 Telefax (401)885-5786 | General Information | 1 | |----------------------------|----| | Quality Assurance | 2 | | Memory Management Circuits | 3 | | Power Supply Circuits | 4 | | Motor Control Circuits | 5 | | Automotive Circuits | 6 | | Sensor Circuits | 7 | | Packaging Information | 8 | | Semicustom Bipolar Arrays | 9 | | Custom Circuits | 10 | | General Information INDEX TO TYPE NUMBERS CROSS-REFERENCE TO STANDARD PRODUCTS SELECTION GUIDE PWM CONTROL CIRCUITS SELECTION GUIDE SEMICUSTOM CIRCUITS | | |----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Quality Assurance | 2 | | Memory Management Circuits | 3 | | Power Supply Circuits | 4 | | Motor Control Circuits | 5 | | Automotive Circuits | â | | Sensor Circuits | 7 | | Packaging Information | 3 | | Semicustom Bipolar Arrays | ٠ | | Custom Circuits | 10 | | | INDEX TO TYPE NUMBERS CROSS-REFERENCE TO STANDARD PRODUCTS SELECTION GUIDE PWM CONTROL CIRCUITS Quality Assurance Memory Management Circuits Power Supply Circuits Motor Control Circuits Automotive Circuits Sensor Circuits Packaging Information Semicustom Bipolar Arrays | 1-2 # **INDEX TO TYPE NUMBERS** | DEVICE<br>NUMBER | DESCRIPTION | PAG<br>NO. | |------------------|-------------------------------------------------------------------------------------|------------| | MEMORY MAN | IAGEMENT CIRCUITS | | | CS-101A | Winchester Servo Preamp | 3-3 | | CS-116 | Winchester Thin Film Head Servo | 3-5 | | CS-117/117R | Winchester Read/Write Circuit | 3-7 | | CS-201A | Winchester Servo Preamp | 3-10 | | CS-279 | Floppy Disk Logic Circuit and Stepper<br>Motor Driver | 3-12 | | CS-510A/510AR | 2, 4, 6 Channel Read/Write Circuit | 3-16 | | CS-511/511R | 4, 6, 8 Channel Ferrite Read/Write Circuit | 3-24 | | CS-514/514R | 2, 4, 6 Channel High Performance<br>Read/Write Circuit | 3-32 | | CS-541 | Read Data Processor | 3-40 | | CS-570 | 2-Channel Floppy Disk Read/Write<br>Circuit | 3-4 | | CS-2017 | High Efficiency Precision Servo Controller | 3-50 | | GENESIS 7600 | 800 MHz Linear Array | 9-3 | | POWER SUPP | LY CONTROL CIRCUITS | | | Voltage Mode | Pulse Width Modulators | ļ. | | CS-593C | Dual Output PWM with Current Sense Amplifier | 4-3 | | CS-594C | Dual Output PWM with Dual Error<br>Amplifier | 4-3 | | CS-595C | Dual Output PWM with On-chip Zener for > 40V Operation | 4-3 | | CS-3524 | Industry Standard 500KHz PWM with Current Limiting | 4-9 | | CS-3524A | Improved 3524 with 2% Reference and 200mA Output Drivers | 4-14 | | Current Mode I | Pulse Width Modulators | | | CS-320/321 | One Megahertz Programmable Control | 4-19 | | CS-322/324 | Constant-Off Time Control | 4-20 | | CS-323/325 | Hysteretic Control | 4-23 | | CS-1070 | 5A High Efficiency Switching Regulator | 4-2 | | CS-2841B | Automotive Load Dump Protection | 4-30 | | CS-2842A | Industrial (-25°C to +85°C) Off-Line<br>PWM, 16V Under Voltage Lockout | 4-3 | | CS-2843A | Industrial (-25°C to +85°C) Off-Line<br>PWM, 8.4V Under Voltage Lockout | 4-3 | | CS-2844 | Industrial (-25°C to +85°C) 50%<br>Maximum Duty Cycle, 16V Under<br>Voltage Lockout | 4-49 | | CS-2845 | Industrial (-25°C to +85°C) 50%<br>Maximum Duty Cycle, 16V Under<br>Voltage Lockout | 4-49 | | CS-3842A | Commercial (0°C to 70°C) version of CS-2842A | 4-35 | | CS-3843A | Commercial (0°C to 70°C) version of CS-2843A | 4-3 | | | | • • • • • | |----------------------|-----------------------------------------------------------------------|-----------------| | DEVICE<br>NUMBER | DESCRIPTION | PAGE<br>NO. | | DOMED CIIDDI | LY CONTROL CIRCUITS (Cont'd) | | | | Pulse Width Modulators (Cont'd) | | | CS-3844 | Commercial (0°C to 70°C) version of | 4-49 | | US-3044 | CS-2844 | 4-49 | | CS-3845 | Commercial (0°C to 70°C) version of CS-2845 | 4-49 | | CS-3865 | Dual Channel Control | 4-54 | | Resonant Mode | e Control | [ [ | | CS-360 | Programmable One Megahertz Control | 4-61 | | CS-3805A | Direct MOSFET Drive with Synchronous<br>Shutdown | 4-65 | | Linear Regulato | ors | | | CS-925 | Low Dropout Regulator (with Delayed Reset) | 6-13 | | CS-935 | Low Dropout Dual Regulator (5V/5V) | 6-17 | | CS-945 | Low Dropout Dual Regulator (10V/5V) | 6-23 | | CS-955 | Low Dropout Dual Regulator (12V/5V) | 6-28 | | Support Circuit | s | | | CS-1009 | 2.5 Volt Reference | 4-72 | | CS-2706 | Dual Output Driver | 4-75 | | CS-3706 | Dual Output Driver | 4-75 | | l<br>i | 1 | | | MOTOR CONTI | ROL CIRCUITS | 1 1 | | CS-293D | Push-Pull Four Channel 600mA Driver | 5-3 | | CS-298 | Dual Full Bridge Driver | 5-7 | | CS-299D | Dual Shottky Diode Bridge | 5-11 | | CS-365 | 3A Power Operational Amplifier | 5-13 | | CS-2907 | F to V Converter | 5-16 | | CS-2917<br>CS-3717A | F to V Converter<br>Stepper Motor Driver | 5-16<br>5-22 | | CS-3717A<br>CS-3770 | High Performance Stepper Motor Driver | 5-22 | | 00-0770 | riigii i ciioriiaiioo e.eppe. iiio.e | | | AUTOMOTIVE | CIRCUITS | | | CS-189 | Tachometer Drive Circuit | 6-3 | | CS-287/288 | Injector Solenoid Driver | 6-6 | | CS-345A | Ignition Predriver | 6-10 | | CS-925 | Low Dropout Regulator (with delayed reset) | 6-13 | | CS-935 | Low Dropout Dual Regulator (5V/5V) | 6-17 | | CS-945 | Low Dropout Dual Regulator (10V/5V) | 6-23 | | CS-955<br>CS-1009 | Low Dropout Dual Regulator (12V/5V) 2.5 Volt Reference | 6-28<br>4-72 | | CS-1009<br>CS-2841B | Off-Line PWM, 8.0V Under Voltage | 4-72 | | GENESIS 6000 | Lockout 5 Amp Smart Power Dual Array | 9-33 | | GENESIS 8000 | 5 Amp Smart Power Duai Array 50V Linear Array | 9-33 | | derezala adas | SOV Ellion 7.11ay | | | SENSOR CIRCU | эті | | | CS-102-1/2 | <br>I | 7-3 | | CS-102-1/2<br>CS-209 | Level Detector and Schmitt Trigger Electromagnetic Proximity Detector | 7-3<br>7-5 | | US-20 <del>3</del> | Electromagnetic Froximity Detector | <sup>/-</sup> 5 | # **INDEX TO TYPE NUMBERS** | DEVICE<br>NUMBER | DESCRIPTION | PAGE<br>NO. | |--------------------------------|---------------------------------------------------------------------|--------------| | | | | | SENSOR CIRC | UITS (Cont'd) | | | CS-212 | Security Detector-Data Rx-Tx | 7-7 | | CS-235 | Photoelectric System Smoke Detector | 7-12 | | CS-258A<br>CS-2516 | Optoelectronic Transceiver | 7-15<br>7-18 | | CS-2516 | Pulse Load Battery Monitor | ′-'8 | | SEMICUSTOM | BIPOLAR ARRAYS | | | GENESIS 1100 | 64 I <sup>2</sup> L Gates and 143 Transistor Digital/ | 9-18 | | GENESIS 1400 | Linear Array 256 I <sup>2</sup> L Gates and 69 Transistor Digital/ | 9-19 | | GENESIS 1500 | Linear Array 98 I <sup>2</sup> L Gates and 198 Transistor Digital/ | 9-20 | | | Linear Array | l | | GENESIS 2200E<br>GENESIS 2500G | 73 Transisitor Linear Array | 9-21<br>9-22 | | GENESIS 2500G | 78 Transisitor Linear Array Flip Chip Linear Array | 9-22 | | GENESIS 3000F | 132 Transistor Linear Array | 9-24 | | GENESIS 3100 | 124 Transistor Low Power Linear Array | 9-25 | | GENESIS 3200L | 124 Transistor Linear Array | 9-26 | | GENESIS 3300 | Linear High Speed Bipolar Array | 9-27 | | GENESIS 3500 | Linear Array with Photo Diode | 9-28 | | GENESIS 3600 | 175 Transistor Linear Array | 9-29 | | GENESIS 4000M<br>GENESIS 5000 | 209 Transistor Linear Array | 9-30<br>9-31 | | GENESIS 5200 | 314 Transistor Linear Array Linear High Speed Bipolar Array | 9-32 | | GENESIS 6000 | 5 Amp Smart Power Dual Array | 9-33 | | GENESIS 7600 | 800 MHz Linear Array | 9-35 | | GENESIS 8000 | 50V Linear Array | 9-36 | | | | | | | | l | | | | l | | | | | | , | | ] | | | | | | | | | | | | 1 | | | | ĺ | | | | | | | | | | | | ł | | | | | | | | | | | | | | 1 | | | | | | | | 1 | | | | | | | | | | | | | | | | | | 1 | | L | | | # CROSS-REFERENCE (STANDARD PRODUCTS) | | MFR ABBRE | VIATION | KEY | |----------------|-----------------------------------|-----------|------------------------------| | ABV | COMPANY | ABV | COMPANY | | EL<br>FC<br>GP | Elantec | PH | Phillips | | FC | Fairchild<br>Gennum | SIG | Signetics<br>Silicon General | | I HA | Harris | SG<br>SGS | SGS | | LT<br>ML | Linear Technology<br>Micro Linear | SP<br>SSI | Sprague<br>Silicon Systems | | МОТ | Motorola | ΤI | Texas Instruments | | NS<br>PB | National | UC<br>VTC | Unitrode<br>VTC Inc. | | PB | Ericsson | VIC | VICING. | | GP605 GP CS-3805A TL493CJ TI LT1009 LT CS-1009 TL494CJ TI LT1070CT LT CS-1070 TL495CJ TI ML117 ML CS-117 TL495CN TI ML510A ML CS-510A UC2706 UC MC3484 MOT CS-288 UC2842D14 UC MC34017 MOT CS-34017 UC2842D8 UC MC34017 MOT CS-288 UC2842D UC ML7997N NS CS-2907N14 UC2842D UC ML79917N NS CS-2907N14 UC2842J UC UC LM2917N NS CS-2907N8 UC2843J UC UC UC LM2917N NS CS-2917N14 UC2843J UC UC UC2843N UC UC LM2917N NS CS-2917N18 UC2843N UC UC UC UC2843N UC UC UC UC < | :S-593C<br>:S-593CJ<br>:S-594CJ<br>:S-594CN<br>:S-595CJ | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | LT1009 | S-594CJ<br>S-594CN | | LT1009 LT CS-1009 T1494CN T1 C17070CT LT CS-1070 T1495CJ T1 T1 CS-1070 CS-1 | S-594CN | | LT1070CT | | | ML117 ML CS-117 | | | ML117 ML CS-117 UC2706 UC (MC3484 MOT CS-288 UC2842DH4 UC (CS-34017 UC2842DB UC (CS-34017 UC2842DM16 UC2843DM16 UC2843DM16 UC (CS-34017 UC2843DM16 | S-595CN | | MC3484 MOT CS-288 UC2842D14 UC CML1819 NS CS-189 UC2842DW16 UC CML1819 NS CS-189 UC2842DW16 UC CML1819 NS CS-189 UC2842DW16 UC CML1819 NS CS-2907N14 UC2842N UC CML181917N NS CS-2907N14 UC2843D UC CML181917N NS CS-2917N14 UC2843D UC CML181917N NS CS-2917N14 UC2843D UC CML181917N NS CS-2917N14 UC2843D UC CML181917N NS CS-2917N8 UC2843DW16 UC CML181925 NS CS-925 UC2844DW16 UC CML181935 NS CS-935 UC2844DW16 UC CML181935 NS CS-935 UC2844D UC CML18193770 PB CS-3770 UC2845DW16 UC CML1819770 PB CS-3770 UC2845DW16 UC CML1819770 PB CS-3770 UC2845DW16 UC CML1819770 PB CS-3770 UC2845DW16 UC CML1819770 UC2845N UC CML18197 UC38524D UC3824D UC CML18197 UC3824D UC CML18197 UC CML18197 UC CML18197 UC3824D UC CML18197 | | | MC34017 MOT CS-288 MC34017 MOT CS-34017 UC2842DW16 UC ML1819 NS CS-189 UC2842J UC (ML2907N NS CS-2907N14 UC2843J UC (MM2917N NS CS-2917N14 UC2843J UC (MM2917N NS CS-2917N14 UC2843J UC (MM2917N NS CS-2917N8 UC2843J UC (MM2917N NS CS-2917N8 UC2844J UC (MM2917N NS CS-2917N8 UC2844J UC (MM2917N NS CS-2917N8 UC2844J UC (MM2917N NS CS-395 UC2844J UC (MM2935 NS CS-335 UC2844J UC (MM2935 NS CS-335 UC2844J UC (MM2937 NS CS-3717A UC2845DW16 UC (MM2937 UC2845DW16 UC (MM2937 UC2845DW16 UC (MM2938 UC2844J UC2845DW16 UC (MM2938 UC2845DW16 UC (MM2935 UC2845DW16 UC (MM2935 UC2844J UC (MM2935 UC2845DW16 UC (MM2935 UC (MM2935 UC (MM2936 ( | S-2706<br>S-2842AD14 | | MC34017 MC1 | S-2842AD8 | | LM2907N | S-2842ADW16 | | LM2907N8 NS CS-2907N8 UC2843J UC LM2917N NS CS-2917N8 UC2843N UC LM2917N8 NS CS-2917N8 UC2844DW16 UC C LM2925 NS CS-925 UC2844J UC C C LM2935 NS CS-925 UC2844DW16 UC C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C C | S-2842AJ | | LM2917N | S-2842AN | | LM2917NB | S-2843AJ | | LM2925 NS CS-925 UC2844N UC LM2935 NS CS-935 UC2844N UC PBL3717A PB CS-3717A UC2845DW16 UC PBL37770 PB CS-3770 UC2845J UC SG2524BJ SG CS-2524AJ UC3845N UC SG25254BN SG CS-2524AN UC3524J UC CS SG2525AN SG CS-2527AJ UC3524J UC CS SG2527AJ SG CS-2527AN UC3524J UC CS SG2842J SG CS-2527AN UC3524J UC CS SG2842J SG CS-2527AN UC3524N UC CS SG2842J SG CS-2527AN UC3524N UC CS SG2843J SG CS-2842AN UC3770 UC CS SG2843N SG CS-2843AN UC3770N UC CS SG3524BN SG CS-3524AJ UC3842AJ <t< td=""><td>S-2843AN<br/>S-2844DW16</td></t<> | S-2843AN<br>S-2844DW16 | | LM2935 | S-2844J | | PBI.3717A PB CS-3717A UC2845DW16 UC CBBI.3770 PB CS-3770 UC2845D UC CBBI.3770 PB CS-3770 UC2845N UC CBBI.3770 PB CS-3770 UC2845N UC CBBI.3770 PB CS-3770 UC2845N UC CBBI.3770 PB CS-2524AJ UC3610 UC CBBI.370 PB CS-2524AJ UC3610 UC CBBI.370 PB CBBI. | S-2844N | | PBL3770 PB CS-3770 UC2845N UC C SG2524BJ SG CS-2524AJ UC3610 UC C SG2524BN SG CS-2524AN UC3524J UC C SG2525AN SG CS-2525AN UC3524J UC C SG2527AJ SG CS-2527AJ UC3524J UC C SG2527AN SG CS-2527AN UC3524J UC C SG2842J SG CS-2842AJ UC37706 UC C SG2842J SG CS-2842AJ UC3770J UC C SG2843J SG CS-2843AJ UC3770J UC C SG2843N SG CS-2843AJ UC3842AJ UC C SG3524BJ SG CS-3524AJ UC3842AJ UC C SG3524BN SG CS-3524AJ UC493ACJ UC C SG3844J SG CS-3844J UC493ACJ UC C L | S-2845DW16 | | SG2524BJ SG CS-2524AJ UC3610 UC CSG2524BN SG CS-2524AN UC3524J UC CSG2525AN SG CS-2525AN UC3524J UC CSG2527AJ SG CS-2527AJ UC3524J UC CSG2527AJ SG CS-2527AN UC3524J UC CSG2527AJ SG CS-2527AN UC3524J UC CSG2527AJ SG CS-2527AN UC3524J UC CSG2842J SG CS-2527AN UC3524N UC CSG2842J SG CS-2842AJ UC3770B UC CSG2843J SG CS-2842AN UC3770J UC CSG2843J SG CS-2843AJ UC3770N UC CSG2843N SG CS-2843AJ UC3770N UC CSG2843N SG CS-2843AJ UC3770N UC CSG2843N SG CS-2843AJ UC3770N UC CSG3524BJ SG CS-3524AJ UC3842AJ UC3842AJ UC SG3524BN SG CS-3524AJ UC3842AJ UC3842AJ UC CSG3524BN SG CS-3524AN UC493ACJ UC CSG3844J SG CS-3524AN UC493ACJ UC CSG3844J SG CS-3524AN UC493ACJ UC CSG3844J SG CS-365 UC495ACJ UC CSG384AJ UC493ACN UC CSG384AJ SG CS-298 UC495ACJ UC UC495ACN UC UC495ACN UC CSG384AJ SG CS-288 UC495ACJ UC UC495ACN UC4 | \$-2845J | | SG2524BN SG CS-2524AN UC3524J UC SG2525AN SG CS-2525AN UC3524J UC CS SG2527AJ SG CS-2527AJ UC3524J UC CS CS SG2527AN SG CS-2527AN UC3524N UC CS | S-2845N | | SG2525AN SG CS-2525AN UC3524N UC CS SG2527AJ SG CS-2527AN UC3524J UC CS SG2527AN SG CS-2527AN UC3524N UC CS SG2842J SG CS-2842AJ UC3706 UC CS SG2843N SG CS-2843AJ UC3770J UC CS SG2843N SG CS-2843AJ UC3770N UC CS SG2843N SG CS-2843AJ UC3842AJ UC CS SG3524BJ SG CS-3524AJ UC3842AN UC CS SG3524BN SG CS-3524AJ UC493ACJ UC CS SG3844J SG CS-3844J UC493ACN UC CS L293D SGS CS-293D UC494ACJ UC CS L298 SGS CS-365 UC495ACJ UC CS ULN3304M SP CS-102 VM101 VTC CS < | S-299D | | SG2527AJ SG CS-2527AJ UC3524J UC SG2527AN SG CS-2527AN UC3524N UC CG SG2842J SG CS-2842AJ UC37706 UC CG CG SG2842N SG CS-2843AJ UC3770J UC CG | S-3524AJ | | SG2527AN SG C\$-2527AN UC3524N UC SG2842J SG C\$-2842AJ UC3706 UC C SG2842N SG C\$-2842AN UC3770J UC C SG2843J SG C\$-2843AJ UC3770N UC C SG3824BJ SG C\$-3824AJ UC3842AJ UC C SG3524BN SG C\$-3524AJ UC493ACJ UC C SG3844J SG C\$-3844J UC493ACJ UC C L293D SGS C\$-293D UC494ACJ UC C L298 SGS C\$-298 UC494ACJ UC C L165 SGS C\$-365 UC495ACJ UC C ULN304M SP C\$-102 VM101 VTC C SS132H101A SSI C\$-101A VM116 VTC C | S-3524AN<br>S-3524J | | SG2842J SG CS-2842AJ UC3706 UC CS SG2842N SG CS-2843AJ UC3770J UC CS SG2843J SG CS-2843AJ UC3770N UC CS SG3524BJ SG CS-2843AN UC3842AJ UC CS SG3524BN SG CS-3524AN UC493ACJ UC CS SG3844J SG CS-3844J UC493ACN UC CS L293D SGS CS-293D UC494ACJ UC CS L298 SGS CS-298 UC494ACJ UC CS L165 SGS CS-365 UC495ACJ UC CS ULN304M SP CS-102 VM101 VTC CS SSI32H101A SSI CS-101A VM116 VTC CS | S-3524N | | SG2842N SG CS-2842AN UC3770J UC SG2843J SG CS-2843AJ UC3770N UC CG SG2843N SG CS-2843AN UC3842AJ UC CG CG SG3524BJ SG CS-3524AJ UC3842AJ UC CG | S-3706 | | SG2843N SG CS-2843AN UC3842AJ UC SG3524BJ SG CS-3524AJ UC3842AN UC CS-3524AN SG3524BN SG CS-3524AN UC493ACJ UC CS-3844J SG3844J SG CS-3844J UC493ACN UC CS-293D L293D SGS CS-293D UC494ACJ UC CS-298 L298 SGS CS-298 UC495ACJ UC CS-295 ULN3304M SP CS-102 VM101 VTC CS-312 SSI32H101A SSI CS-101A VM116 VTC CS-312 | S-3770J | | SG3524BJ SG CS-3524AJ UC3842AN UC CS SG3524BN SG CS-3524AN UC493ACJ UC CS SG3844J SG CS-3844J UC493ACN UC CS L293D SGS CS-293D UC494ACJ UC CS L298 SGS CS-298 UC495ACJ UC CS L165 SGS CS-365 UC495ACJ UC CS ULN3304M SP CS-102 VM101 VTC CS SSI32H101A SSI CS-101A VM116 VTC CS | S-3770N | | SG3524BN SG CS-3524AN UC493ACJ UC SG3844J SG CS-3844J UC493ACJ UC L293D SGS CS-293D UC494ACJ UC L298 SGS CS-298 UC494ACN UC L165 SGS CS-365 UC495ACJ UC ULN3304M SP CS-102 VM101 VTC SSI32H101A SSI CS-101A VM116 VTC | S-3842AJ | | SG3844J SG CS-3844J UC493ACN UC L293D SGS CS-293D UC494ACJ UC L298 SGS CS-298 UC494ACN UC L165 SGS CS-365 UC495ACJ UC ULN3304M SP CS-102 VM101 VTC SSI32H101A SSI CS-101A VM116 VTC | S-3842AN | | L293D SGS CS-293D UC494ACJ UC CAP5ACJ UC UC494ACN UC UC495ACJ UC UC495ACJ UC UC495ACJ UC UC495ACJ UC UC495ACN U | :S-593CJ<br>:S-593CN | | L293D SGS CS-293D UC494ACN UC C L298 SGS CS-298 UC495ACJ UC C L165 SGS CS-365 UC495ACJ UC C ULN3304M SP CS-102 VM101 VTC C SSI32H101A SSI CS-101A VM16 VTC C | S-594CJ | | L298 SGS CS-298 UC495ACJ UC CL165 SGS CS-365 UC495ACN UC CL495ACN UC CS-101A VM101 VTC CSSI32H101A SSI CS-101A VM116 VTC C | S-595CN | | ULN3304M SP CS-102 VM101 VTC CSSI32H101A SSI CS-101A VM116 VTC C | S-595CJ | | SSI32H101A SSI CS-101A VM101 VTC C | S-595CN | | SSI32H101A SSI CS-101A VM116 VIC C<br>SSI32H116 SSI CS-116 VM117 VTC C | S-101A | | SSI32H116 SSI CS-116 I VM11/ VIC C | S-116<br>S-117 | | | S-117<br>S-201A | | SSI32R510A SSI CS-510A | 0-201A | | SSI32R511 SSI CS-511 | | | SSI32R514 SSI CS-514 | | | SSI32P541 SSI CS-541 | | | SSI32R570 SSI CS-570 | | | | | | | | | I | | | l l | | | | | | | | | | | | | | | | | | | | | | | # **PWM CONTROL CIRCUITS** # SELECTION GUIDE | ~ ? | Selection Guide | apine | | 卢 | Temp. Range (°C) | _ | _ | _ | Output | _ | | Oscillator | tor | Interna | _ | ł | İ | | Protection Features | , m | | أ | l | |------------|---------------------|----------|------|-------|------------------|----------|----------------|-----------------|--------|---------------|-------|--------------|--------------|----------------------|----|----------|----------|----------|---------------------|--------|-----------|---------|-------| | 1 | WM Control Circuits | Circuits | 9 | Ť | | | | or to Mex | Drive | T | | Freque | auc) | Neference<br>Voltage | _ | | | Under | | dilipi | | | Reso- | | Number | - | z | Pins | T | to<br>+85 | ot - 0/+ | Voltage<br>(V) | Current<br>(mA) | * | Totem<br>Pole | Error | KHz) | Mex<br>(kHz) | > | * | Dead | Start | Voltage | Current | Pulse | Mode Volt | Current | Mode | | CS-320 | | • | 16 | | • | • | 20 | 200 | 2 | ₹ | F | <del>-</del> | 1000 | 2 | ~ | • | • | • | • | • | | • | l | | CS-321 | | • | 16 | Н | - | • | 20 | 200 | 2 | 9 | - | - | 100 | 2 | 2 | • | • | • | • | • | | • | | | CS-322 | | • | 8 | H | | • | 20 | 200 | F | ₹ | - | - | 8 | | | | | • | • | • | | • | | | CS-323 | | • | 8 | _ | • | • | 20 | 200 | - | Ī | F | Ē | 90 | | r | • | r | • | • | • | | • | | | CS-324 | | • | 8 | | <b>-</b> | • | 8 | 88 | F | ₹ | - | F | 80 | | | | | • | • | • | | • | | | CS-325 | | • | 8 | | • | • | 20 | 200 | F | ₹ | - | F | 80 | | | • | | • | • | • | | • | | | CS-360 1 | | • | 16 | | H | • | 20 | 200 | 2 | ₹ | - | 8 | 90 | 5.1 | 7 | • | • | • | | | | | • | | CS-593C | • | • | 16 | | | • | 40 | 200 | 2 | | F | - | 8 | 2 | Ħ | • | T | • | • | • | | | | | CS-594C | • | • | 16 | _ | ┢ | ၁ | 64 | 200 | 7 | | 7 | - | 8 | 2 | Ħ | • | T | • | SEE DATA | • | | | | | CS-595C | • | • | 18 | | _ | 0 | >40 | 200 | 2 | Г | 2 | - | 8 | 2 | Ħ | • | | • | SEE DATA | • | | | | | CS-1070 | | | 5 | 10220 | • | | 90 | 2000 | | | - | <b>\$</b> | 5 | | T | | | | | • | | • | | | CS-2844 | • | | 8 | | • | | 30 | 200 | ļ | Ī | - | - | 250 | 2 | 7 | $\vdash$ | $\vdash$ | • | | • | | • | | | CS-2845 | • | | 8 | | • | | 30 | 200 | - | Ī | - | F | 250 | 2 | 7 | | | • | • | • | | • | | | CS-3844 | | • | 8 | | - | • | 30 | 200 | - | Ī | F | - | 250 | 2 | 7 | | T | • | • | • | | • | | | CS-3845 | | • | 8 | | | • | 30 | 200 | - | Ī | - | - | 250 | 2 | ∓2 | | | • | • | • | | • | | | CS-3524 | • | • | 16 | | | • | 40 | 100 | 2 | H | 2 | | 8 | 2 | # | - | T | | • | | • | | | | CS-3524A | • | • | 16 | Н | H | • | 40 | 200 | 2 | Г | 2 | 1. | 200 | 2 | ∓5 | | | • | • | • | • | | | | CS-2842A | • | • | 8 | _ | • | | 30 | 200 | - | Ŧ | 1 | - | 200 | 5 | #1 | • | ٣ | SEE DATA | • | • | | • | | | CS-2843A | • | • | 8 | | | | 8 | 500 | - | ₹ | - | - | 8 | 2 | Ħ | • | Ť | SEE DATA | • | • | | • | | | CS-3842A | • | • | 8 | _ | • | | 30 | 200 | 1 | Ŧ | - | - | 200 | 2 | 7 | • | Ť | SEE DATA | • | • | | • | | | CS-3843A | • | • | 8 | | • | | 30 | 200 | 1 | ≖ | - | - | 200 | 2 | ∓5 | • | Γ̈́ | SEE DATA | • | • | | • | | | CS-3805A 1 | • | • | 16 | | Н | • | 20 | 200 | 2 | го | | 20 | 1000 | 2 | ∓2 | • | • | • | • | • | Г | Г | • | | CS-2841B | | • | 8 | | • | | 40 | 200 | - | Ŧ | 1 | F | 200 | 5 | ∓2 | | | • | • | • | | • | | | CS-3865 | | • | 16 | | | • | 15.5 | 200 | 2 | Ī | 2 | - | 200 | 2 | +2 | | | • | • | • | | • | | # CIPALISTS SEMICUSTOM BIPOLAR ARRAYS | TYPE | ARRAY | DIE | Vcc | BOND | I2L | 1/0 | | TI | RANSISTO | RS | | RESISTORS | | |--------|------------------------|----------------|--------------|------|-------|-------|--------------|--------------|--------------|------------|----------|----------------|-------| | NUMBER | TYPE | SIZE<br>(Mils) | RANGE<br>(V) | PADS | GATES | PORTS | DIODES | NPN | PNP | PWR<br>NPN | DIFFUSED | ION<br>IMPLANT | PINCH | | 1100 | DIGITAL<br>& LINEAR | 98 x 124 | 1-12 | 26 | 64 | - | _ | 98 | 41 | 4 | 339 | | 8 | | 1400 | DIGITAL<br>& LINEAR | 119 x 148 | 1-12 | 40 | 256 | 18 | _ | UP T<br>(ANY | O 69<br>MIX) | _ | UP TO | O 200 | _ | | 1500 | DIGITAL<br>& LINEAR | 123 x 140 | 1-12 | 30 | 98 | 1 | _ | 122 | 72 | 4 | 462 | - | 2 | | 2200E | LINEAR | 78 x 74 | 1-20 | 18 | _ | _ | | 40 | 31 | 2 | 155 | | 4 | | 2500G | LINEAR | 75 x 79 | 1-20 | 18 | - | _ | _ | 58 | 18 | 2 | 239 | _ | 8 | | 2800 | Flip-Chip<br>LINEAR | 80 x 85 | 1-20 | 16 | 1 | _ | _ | 58 | 25 | 2 | 240 | _ | 8 | | 3000F | LINEAR | 91 x 110 | 1-20 | 24 | _ | _ | _ | 92 | 36 | 4 | 296 | _ | 9 | | 3100 | (MICROPOWER)<br>LINEAR | 79 x 107 | 1-20 | 22 | - | ١ | _ | 85 | 36 | 3 | 86 | 261 | 8 | | 3200L | LINEAR | 79 x 107 | 1-20 | 22 | - | ı | _ | 85 | 36 | 3 | 347 | | 8 | | 3500 | (OPTO)<br>LINEAR ARRAY | 75 x 97 | 1-20 | 22 | - | I | _ | 59 | 24 | 2 | 206 | - | 8 | | 3600 | LINEAR | 98 x 115 | 1-20 | 25 | _ | ı | _ | 117 | 52 | 6 | 482 | 1 | 12 | | 4000M | LINEAR | 96 x 147 | 1-20 | 28 | _ | _ | _ | 145 | 56 | 8 | 576 | 1 | 16 | | 5000 | LINEAR | 122 x 163 | 1-20 | 40 | _ | _ | | 199 | 107 | 8 | 858 | _ | 12 | | 7600 | (L/LS)<br>LINEAR | 98 x 118 | 1-15 | 25 | _ | _ | 10<br>DUAL | 138 | 26 | 4 | 384 | 139 | _ | | 8000 | (H.V.)<br>LINEAR | 105 x 123 | 1-50 | 23 | _ | _ | ZENER<br>28V | 60 | 32 | 2 | 427 | _ | - | # **PACKAGES** | GENESIS<br>CHIP | | | | PL | ASTIC I | DIP | | | | | PLCC | | | SOIC | | | WID | E (0.3") | SOIC | | |-----------------|---|----|----|----|---------|-----|----|----|----|----|------|----|---|------|----|----|-----|----------|------|----| | | 8 | 14 | 16 | 18 | 20 | 22 | 24 | 28 | 40 | 20 | 28 | 44 | 8 | 14 | 16 | 16 | 18 | 20 | 24 | 28 | | 1100 | • | | - | • | - | | - | • | • | • | - | - | | | | • | • | • | - | | | 1400 | • | | | • | - | | - | • | | • | - | • | | | | • | • | • | - | • | | 1500 | | • | | • | | | | | | | - | • | | | | • | - | - | • | • | | 2200E | • | | | • | • | | | | | • | | | - | • | • | • | | • | | | | 2500G | • | | | | - | | | | | • | | | • | - | • | • | • | | | | | 3000F | • | | • | • | • | • | | - | | • | | | | | | • | • | - | - | • | | 3100 | • | - | | | | • | | - | | • | - | • | | | | • | - | - | | • | | 3200 | • | | • | | - | - | - | - | • | • | | • | | | | • | • | | • | • | | 3600 | • | • | • | | | - | • | - | • | • | • | - | | | | • | • | | • | • | | 4000M | • | | • | • | • | • | • | | • | • | | • | | | | - | • | • | • | | | 5000 | | | • | - | • | - | | | • | • | • | | | | | | | | • | • | | 7600 | • | • | • | | | • | • | - | • | • | • | - | | | | • | • | • | • | • | | 8000 | | | • | | | | | - | | | | | | | | | | | | _ | • | General Information | 1. | |----------------------------|-----| | Quality Assurance | 2 | | Memory Management Circuits | 3 | | Power Supply Circuits | 4 | | Motor Control Circuits | | | Automotive Circuits | 5 | | Sensor Circuits | 7 | | Packaging Information | (0) | | Semicustom Bipolar Arrays | 5 | | Custom Circuits | 10 | # **CSC's 2.0 QUALITY PROGRAM** There are no national markets or borders in the electronics industry any longer. U.S. based firms increasingly are required to design and manufacture in other areas of the world along with European and Asian companies. An integrated circuit manufacturer as Cherry Semiconductor must, therefore, be able to supply its products into any environment against any competition. The absolute foundation for doing that profitably in future years is unimpeachable quality in every aspect of the CSC organization from parts that don't fail to people who won't quit: # The 2.0 program: the total CSC commitment to never ending quality improvement. 2.0 is derived from the statistical definition of the process capability index or Cpk (see Fig. 1). A quality level with a Cpk of 1, or $\pm 3$ standard deviations about the mean, reflects a defect level of 2,699 parts per million (ppm). Product with this level of quality, incorporated into another sub-assembly or module, would produce a finished system of highly suspect reliabilty. Currently, CSC is manufacturing at a defect level of less than 100 ppm, or very nearly a Cpk of 1.33 ( $\pm 4$ standard deviations). This level of corporate quality has brought such quality recognition as Ford's Q1 award and Chrysler's Quality Excellence award, which has been gratifying and encouraging, but only as milestones on the way to the Corporate strategic objective of Cpk = 2.0 within three years. Thus the CSC 2.0 Program. # Relationships Defect Levels (PPM)-Capability Indices (Cp, Cpk)-Design specification Width Design Specification Width (Sigma) Fig. 1 A Cpk = 2.0 (±6 standard deviations) is a defect level of **two parts per billion**, or virtually zero defects. An organization with supporting facilities investment to achieve and maintain 2.0 can compete effectively and profitably anywhere in the world against anyone. To create a 2.0 environment demands a change in the operating culture normally found in Western manufacturing companies. Quality cannot be "tested" into a 2.0 product. An appreciation in each employee for the entire work that must be done must be developed, as well as on-going training to enhance the individual's performance in their own specific area of contribution, whether in finance, in circuit design, or on the manufacturing floor. The overall direction of the 2.0 Program is set by the corporation's Quality Council, chaired by the President and made up of senior staff executives from Marketing, Finance, Manufacturing, Engineering, Facilities and Quality Assurance. During its weekly meetings, the Council reviews the program status utilizing the company's Quality Operating System which tracks performance against specific target goals. Incorporating the project-by-project approach taught by the Juran Institute and other tools, but always focusing on determining the root cause, the Council charters project teams which draw on all relevant disciplines in the company to deal with specific problem points identified from the Quality Operating System, and prioritized by their cost of quality. As each team successfully completes its function, it is disbanded and a new team chartered to work on the problem of the next lower priority. The 2.0 Program is a clear collective statement of commitment to ever improving quality from the people of Cherry Semiconductor Corporation to their customers, vendors and to each other. Further, more detailed, information on the CSC 2.0 Program can be obtained by contacting the office of the President, Cherry Semiconductor Corporation. | General Information | | |----------------------------|----| | Quality Assurance | | | Memory Management Circuits | 3 | | Power Supply Circuits | | | Motor Control Circuits | 5 | | Automotive Circuits | 6 | | Sensor Circuits | 7 | | Packaging Information | 8 | | Semicustom Bipolar Arrays | 2 | | Custom Circuits | 10 | # 3 # **WINCHESTER** SERVO PREAMP ### **DESCRIPTION** The CS-101A is a two stage differential amplifier applicable for use as a preamplifier for the magnetic servo head circuit of Winchester technology disk drives. | Power Supply Voltage (Vcc-VEE) | 14V | |--------------------------------|----------------| | Differential Input Voltage | ±1V | | Storage Temperature Range | -65°C to 150°C | | Operating Temperature Range | 0°C to 70°C | ### **FEATURES:** - 30 MHz bandwidth - IBM 3340 compatible performance - Operates from any of three standard supply voltages: 8.3V (IBM Compatible) 10.0V 12.0V Available in 8 pin plastic DIP and 8 pin SO - 4. REQ represents equivalent load resistance - 5. For gain calculations $R_P = \frac{R_L \cdot R_E \alpha}{R_L + R_E \alpha}$ 6. Differential gain = 0.72 $R_p$ ( $\pm 18\%$ ) ( $R_p$ in $\Omega$ ) - 7. Ceramic capacitors (0.1 $\mu$ F) are recommended for good power supply noise filtering # **ELECTRICAL CHARACTERISTICS** $T_A = 25$ °C, $(V_{CC}-V_{EE}) = 8.3V$ to 12V $\pm 10\%$ | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------|-----------------------------------------------------------------------------------|-----|----------------|----------------|-------| | | | | | | | | Gain (Differential) | $R_p = 130\Omega$ | 77 | 93 | 110 | | | Bandwidth (3dB) | Vi = 2mVpp | 10 | 20 | L - | MHz | | Input Resistance | | 800 | 1000 | 1250 | Ω | | Input Capacitance | | | 3 | | ρF | | Input Dynamic Range<br>(Differential) | R <sub>L</sub> = 130Ω | 3 | _ | _ | mVpp | | Power Supply current | $(V_{CC}-V_{EE}) = 9.15V$<br>$(V_{CC}-V_{EE}) = 11V$<br>$(V_{CC}-V_{EE}) = 13.2V$ | | 26<br>30<br>35 | 35<br>40<br>45 | mA | | Output Offset (Differential) | $R_s = 0, R_L = 130\Omega$ | _ | | 600 | mV | | Equivalent Input Noise | R <sub>s</sub> =0, R <sub>L</sub> = 130Ω, BW = 4MHz | | 8 | 14 | μV | | PSRR, Input Referred | R <sub>s</sub> =0, f ≤5MHz | 50 | 65 | | dB | | Gain Sensitivity (Supply) | $\Delta(V_{CC}-V_{EE}) = \pm 10\%$ , $R_L = 130\Omega$ | | ±1.3 | _ | % | | Gain Sensitivity (Temp.) | $T_A = 25^{\circ}\text{C to } 70^{\circ}\text{C}, R_L = 130\Omega$ | | -0.2 | _ | %/C | | CMRR, Input Referred | f≤5MHz | 55 | 70 | _ | dB | | Recommended Operating Conditions | Min. | Тур. | Max. | Units | |----------------------------------------------------|---------------------|---------------------|----------------------|-------| | Supply Voltage (V <sub>cc</sub> -V <sub>EE</sub> ) | 7.45<br>9.0<br>10.8 | 8.3<br>10.0<br>12.0 | 9.15<br>11.0<br>13.2 | V | | Input Signal Vi | | 2 | _ | m∨pp | | Ambient Temp. T <sub>A</sub> | 0 | | 70 | С | # **PIN CONNECTIONS** # ORDERING INFORMATION | PART NUMBER | DESCRIPTION | | | |-------------|-------------|--|--| | CS-101AD | 8 Lead SO | | | | CS-101AN | 8 Lead PDIP | | | #### 8 PIN PLASTIC DIP or SO8 CSC SHARWAY 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: # WINCHESTER THIN FILM HEAD **SERVO PREAMP** #### DESCRIPTION The CS-116 is a high performance differential amplifier used as a preamplifier for the magnetic servo thin film head in Winchester disk drives. The CS-116 is pin compatible with the CS-101A. ### **ABSOLUTE MAXIMUM RATINGS** | Power Supply Voltage (Vcc-VEE) | 14V | |--------------------------------|------------------------------------------------| | Operating Power Supply Range | 7.45V to 13.2V | | Differential Input Voltage | ± 1V | | Storage Temperature Range | −65°C to 150°C | | Operating Ambient Temperature | (T <sub>A</sub> ) 15°C°C to 60°C | | Operating Junction Temperature | (T <sub>J</sub> ) 15°C to 125°C | | Output Voltage | V <sub>cc</sub> -2.0V to V <sub>cc</sub> +0.4V | #### **FEATURES:** - Low (1nV/√Hz) noise - 50 MHz bandwidth - IBM 3370/3380 compatible performance - Operates from any of three standard supply voltages 8.3V (IBM Compatible) 10.0V 12.0V - Available in 8 pin plastic DIP and 8 pin SO # **Recommended Load Conditions** - 1. Input must be AC coupled - 2. Cc's are AC coupling capacitors - 3. $R_L$ 's are DC bias and termination resistors, $100\Omega$ recommended - 4. R<sub>EQ</sub> represents equivalent load resistance - 5. Ceramic capacitors (0.1 $\mu$ F) are recommended for good power supply noise filtering # **ELECTRICAL CHARACTERISTICS** $T_{I} = 15^{\circ}\text{C}$ to $125^{\circ}\text{C}$ , $(V_{cc}-V_{EE}) = 7.9 \text{V}$ to 13.2 V, RL = $100~\Omega$ . | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|-----------------------|--------| | 0 : 4044 | | | | | | | Gain (Differential) | Vin = 1mVpp, T <sub>A</sub> = 25°C, F = 1MHz | 200 | 250 | 310 | mV/mV | | Bandwidth (3dB) | Vin = 1mVpp, C <sub>L</sub> = 15pF C <sub>L</sub> -Pin 5 to Ground<br>-Pin 6 to Ground | 20 | 50 | _ | MHz | | Gain Sensitivity (Supply) | _ | | | 1.0 | %/V | | Gain Sensitivity (Temp.) | 15°C <t<sub>A &lt; 55°C</t<sub> | | 0.16 | | %/C | | Input Noise Voltage | Input Referred, R <sub>s</sub> = 0 | | 0.7 | 0.94 | nV/√Hz | | Input Capacitance<br>(Differential) | Vin = 0, f = 5MHz | _ | 40 | 60 | pF | | Input Resistance<br>(Differential) | - | - | 200 | _ | Ω | | Common Mode Rejection<br>Ratio Input Referred | Vin = 100mVpp, f = 1MHz | 60 | 70 | _ | dB | | Input Signal Level | Common Mode | | | 300 | mVpp | | Power Supply Rejection<br>Ratio Input Referred | Vee + 100mVpp, f = 1MHz | 46 | 52 | _ | dB | | Input Dynamic Range<br>(Differential) | DC input voltage where AC gain is 90% of gain with 0.2mVpp input signal | - | - | ±0.75 | mV | | Output Offset Voltage<br>(Differential) | Vin = 0 | -600 | _ | 600 | mV | | Output Voltage<br>(Common Mode) | Inputs shorted together and<br>Outputs shorted together | V <sub>cc</sub> -1.0 | V <sub>cc</sub> -0.6 | V <sub>cc</sub> -0.45 | V | | Single Ended Output<br>Resistance | RL = ∞ | 10 | _ | _ | ΚΩ | | Single Ended Output<br>Capacitance | RL = ∞ | | _ | 10 | pF | | Power Supply current | V <sub>CC</sub> -V <sub>EE</sub> = 9.15V<br>V <sub>CC</sub> -V <sub>EE</sub> = 11V<br>V <sub>CC</sub> -V <sub>EE</sub> = 13.2V | | | 40<br>42<br>38 | mA | | Input DC Voltage | Common Mode | | V <sub>EE</sub> +2.6 | | V | | Input Resistance | Common Mode | | 80 | | Ω | | Recommended Operating Conditions | Min. | Туре | Max. | Units | |----------------------------------|---------------------|---------------------|----------------------|--------| | Supply Voltage (VCC-VEE) | 7.45<br>9.0<br>10.8 | 8.3<br>10.0<br>12.0 | 9.15<br>11.0<br>13.2 | V<br>V | | Input Signal Vin | | 1 | _ | mVpp | | Ambient Temp. T <sub>A</sub> | 15 | | 65 | °C | # **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-116D | 8 Lead SO | | CS-116N | 8 Lead PDIP | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: H4Y # GHARRY (PONIDUCTOR CS-117/117R 2, 4 or 6-Channel PIN CONNECTIONS # **WINCHESTER READ/WRITE CIRCUIT** #### DESCRIPTION The CS-117 is a monolithic Read/Write IC designed for use in Winchester disk drive magnetic memory systems. The circuit interfaces with up to six heads to provide the necessary R/W functions, as well as control and data protect functions. LSTTL interfaces are used for the Write Data, Head Select, R/W Select, Write Unsafe, and Chip Select circuits. Write current is generated internally as a function of an external resistor. Write current transitions occur at each negative transition of the write data input. The low noise read amplifier has a typical voltage gain of 100. Balanced emitter follower outputs are used in the read amplifier. The CS-117 operates on +5V and +12V supplies. The CS-117R performs the same function as the CS-117 with the addition of internal damping resistors. # **FEATURES:** - Controls up to 6 R/W channels - On-chip write current source, externally set - Drives center-tapped ferrite heads - Independent read and write busses - TTL write data input - LSTTL control interface - Emitter follower read amplifier outputs - 5V & 12V power supplies # CS-117-CH2 2 Channels 10 11 12 13 14 15 16 17 18 V5 WUS H1Y H1X VCT RCT V12 WDI HS0 10 CS-117-CH4 13 14 15 16 17 18 19 20 21 22 V5 WUS H3Y H3X VCT RCT V12 WDI HS1 HS0 RDY RDX NC WC R/W H2Y H2X H1Y H1X H0Y H0X GND CS H50 14 13 12 11 10 9 8 7 6 5 4 3 2 CS-117-CH6 6 Channels 15 16 17 18 19 20 21 22 23 24 25 26 27 28 V5 WUS H3Y H3X H4Y H4X H5Y H5X VCT RCT V12 WDI HS2 H51 HOX GND CS HSO HS1 HS2 WDI VI2 -RCT H1X-H1Y-23 VCT CS-117-CH6 H2X H5X 22 6 CHANNELS H2Y-H5Y R/W 20 HAY NC RDX RDY V5 WUS H3Y H3X # **ELECTRICAL CHARACTERISTICS:** V5=4.5 to 5.5V, V12=10.8 to 13.2V, $25^{\circ}\text{C} \leq \text{T}_{J} \leq 125^{\circ}\text{C}$ , unless otherwise specified. | PARAMETER | TEST CONDITIONS | MIN | MAX | UNITS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------|--------------------------------------------------|-------------| | Power Supply | | | | | | +5V Supply Current | Read/Idle Modes | T _ | 25 | mA. | | +5V Supply Current | Write Mode | | 30 | mA | | +12V Supply Current | Read Mode | | 50 | mA | | +12V Supply Current | Write Mode | | 30 + IW | mA | | +12V Supply Current | Idle Mode | | 25 | mA | | Power Dissipation | Read Mode, T <sub>J</sub> = 125°C | | 600 | mW | | Power Dissipation | Write Mode, T <sub>J</sub> = 125°C | | 700 | mW | | Tower Dissipation | IW = 35mA, RCT = 130 | | | | | Power Dissipation | Write Mode, T <sub>J</sub> = 125°C<br>IW = 35mA, RCT = 0 | _ | 1050 | mW | | Power Dissipation | Idle Mode, T <sub>J</sub> = 125°C | | 400 | mW | | ogic Signals | | | | | | Input Low Voltage (VIL) | | -0.3 | 0.8 | V | | Input Low Current | VIL = 0.8V | -0.4 | _ | mA | | Input High Voltage (VIH) | | 2.0 | V5 + 0.3 | v | | Input High Current | VIH = 2.0V | | 100 | μA | | US Low Level Voltage (VLUS) | ILUS = 8mA (Denotes Safe Condition) | <u> </u> | 0.5 | V | | US High Level Current (IHUS) | VHUS = 5.0V (Denotes unsafe condition) | | 100 | μA | | Vrite Mode Iw=25mA, Lh=10uH, Rd=750 | | | | | | Write Current Range | | 10 | 35 | mA | | Write Current Constant "K" | | 133 | 147 | v | | Differential Head Voltage Swing | | 5.7 | <del> </del> | VpK | | Unselected Diff. Head Current | | | 2 | mApK | | Differential Output Capacitance | | <del></del> | 15 | pF | | | | 104 | - 13 | <del></del> | | Differential Output Resistance WDI Transition Frequency | WUS=Low | 10k<br>125 | <del> </del> | Ω<br>kHz | | | W03-L0W | 1 123 | <u> </u> | KIIZ | | ead Mode (Vin is referenced to Vct) | 1 1/2 - 1-1/2- @ 200/41- | 80 | 120 | T V/V | | Differential Voltage Gain | Vin = 1mVpp @ 300kHz | ** | 120 | \ \v'\ | | | Z <sub>L</sub> = 1kohm per side | <del></del> | | <del></del> | | Bandwidth (-3dB) | $Z_{S} < 5\Omega$ , Vin = 1mVpp | 30 | <u> </u> | MHz | | Input Noise Voltage | BW = 15MHz, Lh = 0, Rh = 0 | | 2.1 | nV/√Hz | | Differential Input Capacitance | f = 5MHz | | 23 | pF | | Differential Input Resistance | f = 5MHz | 2k | | Ω | | Input Bias Current (per side) | 4 | | 45 | μA | | Dynamic Range | DC input voltage where gain falls by 10% (tested with .5mVpp input @ 300 kHZ) | -2.0 | 2.0 | m∨ | | Common Mode Rejection Ratio | Vcm =Vct +100mV | 50 | <del> </del> | dB | | | | | <del></del> | | | Power Supply Rejection Ratio | 100mVpp on V5 or V12, f = 5MHz | 45 | | dB | | Channel Separation | Unselected channels driven with<br>Vin = 100mVpp, f = 5MHz | 45 | - | dB | | Output Offset Voltage | The Toolitypy, I - Omitie | -480 | +480 | m∨ | | Common Mode Output Voltage | | 5.0 | 7.0 | V | | Single Ended Output Resistance | f = 5MHz | | 30 | Ω | | witching Characteristics T <sub>J</sub> =25°C, l <sub>w</sub> =35 | | | | · | | Read to Write Transition Time | Delay to 90% of Write Current | Т | 1.0 | μS | | Write to Read Transition Time | Delay to 90% of 100mV 10MHz | <del></del> | 1.0 | μS | | THE TO FREE TRANSMOTT TIME | Read Signal Envelope | _ | '.0 | μο | | Head Select Switching Delay | Write Current Delay to 10% Delay to 90% of 100mV 10MHz Read Signal Envelope | + | 1.0 | μS | | Chip Disable Transition Time Read/Write to lo | | | 1.0 | μS | | Idle to Read/Write to | | | '. | μς | | idle to nego/wi | read signal envelope | | | | | Head Current Transition Time | IW = 35mA, Lh = 0, Rh = 0 | <del></del> | 20 | nS | | The second secon | 10% to 90% points | | ] [ | "3 | | Unsafe to Safe Delay | IW = 20mA, Lh = 10µH | <del> </del> | 1.0 | μS | | After Write Data Begins | | <del> </del> | | | | | IW = 35mA, Lh = 10μH | 1.6 | 8.0 | μS | | | 25-A 15 - 0.41 Db - 0 | | | | | Safe to Unsafe Delay Head Current Switching Delay a) Time | 35mA, Lh = 0μH, Rh = 0<br>50% VIL input to 50% output | | 25 | nS | # ORDERING INFORMATION | PART NUMBER | DESCRIPTION | | | |-------------|-----------------|--|--| | CS-117-2DW | 18 Lead SO Wide | | | | CS-117-2N | 18 Lead PDIP | | | | CS-117-4DW | 24 Lead SO Wide | | | | CS-117-4N | 24 Lead PDIP | | | | CS-117-6DW | 28 Lead SO Wide | | | | CS-117-6FN | 28 Lead PLCC | | | | CS-117-6N | 28 Lead PDIP | | | | | | | | ### WITH INTERNAL DAMPING RESISTORS | 18 Lead SO Wide | |-----------------| | 18 Lead PDIP | | 24 Lead SO Wide | | 24 Lead PDIP | | 28 Lead SO Wide | | 28 Lead PLCC | | 28 Lead PDIP | | | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: # WINCHESTER SERVO PREAMP ### **DESCRIPTION** The CS-201A is a low noise servo preamplifier for use with ferrite heads. The CS-201A is an improved replacement for the CS-101A. Improvements include lower noise, wider bandwidth and lower current drain. The CS-201A is pin compatible with the CS-101A and CS-116. # **ABSOLUTE MAXIMUM RATINGS** | Power Supply Voltage (Vcc-Vee) | 14V | |--------------------------------|----------------| | Differential Input Voltage | 5V | | Storage Temperature Range | -65°C to 150°C | | Operating Temperature Range | 0°C to 70°C | 7 Ceramic capacitors (0.1 $\mu$ F) are recommended for good power supply noise filtering # FEATURES: - 50 MHz bandwidth - Operates from any of three standard supply voltages: 8.3V (IBM Compatible) 10.0V 12.0V Available in 8 pin plastic DIP, 8 pin CERDIP, or SO8 # **ELECTRICAL CHARACTERISTICS** $T_A = 25$ °C, $(V_{CC}-V_{EE}) = 7V$ to 13.2V | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|--------------------------------------------------------------------|------|------|------|-------| | | | | | | | | Gain (Differential) | | 80 | 100 | 120 | V/V | | Bandwidth (3dB) | Vin = 2mV | 30 | 50 | | MHz | | Input Resistance | | 1040 | 1300 | 1560 | Ω | | Input Capacitance | | _ | 20 | 30 | ρF | | Input Dynamic Range | | 3 | _ | _ | mV | | Power Supply current | (V <sub>CC</sub> -V <sub>EE</sub> ) = 12V | | 20 | 25 | mA | | Output Offset (Differential) | $R_s = 0$ , $R_L = 130\Omega$ | | | 200 | mV | | Equivalent Input Noise | BW = 4MHz (Note 1) | | 0.7 | 1.0 | nV/HZ | | PSRR, Input Referred | R <sub>s</sub> =0, f ≤5MHz | 60 | 70 | | dB | | Gain Sensitivity (Supply) | $(V_{CC}-V_{EE}) = \pm 10\%$ | | ±0.5 | | %/V | | Gain Sensitivity (Temp.) | $T_A = 25^{\circ}\text{C to } 70^{\circ}\text{C}, R_L = 130\Omega$ | | -0.1 | _ | %/C | | CMRR, Input Referred | f ≤5MHz | 60 | 70 | _ | dB | | Recommended Operating Conditions | Min. | Тур. | Max. | Units | |----------------------------------------------------|---------------------|---------------------|----------------------|--------| | Supply Voltage (V <sub>CC</sub> -V <sub>EE</sub> ) | 7.45<br>9.0<br>10.8 | 8.3<br>10.0<br>12.0 | 9.15<br>11.0<br>13.2 | V<br>V | | Input Signal Vi | | 2 | _ | m∨pp | | Ambient Temp. T <sub>A</sub> | 0 | _ | 70 | °C | Note 1: 1n/V/root Hz and a bandwidth of 4 MHz equals 2uVRMS. # **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-201AN | 8 Lead PDIP | | CS-201AJ | 8 Lead CDIP | | CS-201AD | 8 Lead SO | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: # FLOPPY DISK LOGIC CIRCUIT and STEPPER MOTOR DRIVER #### DESCRIPTION The CS279 is a floppy disk logic circuit with on chip bipolar Stepper Motor Drivers and clamp diodes. It provides all the logic functions needed for a standard disk drive. The CS279 is compatible with the CS570, CS3471/CS3470A or other Read/Write circuits. The CS279 incorporates Schmitt Trigger inputs for clean operation. The CS279 also has high current open collector outputs capable of connecting directly back to the host computer or interface. The three comparators on the circuit can be connected to photo sensors or switches to detect INDEX PULSES, TRACK-00 and WRITE PROTECTION. An on chip pull-down resistor provides a current path for the sensors so no additional components are necessary. The Stepper Logic is capable of full or half stepping. An on chip, externally programmable one shot determines the time delay for the ghost pulse. This can easily be defeated by grounding the one shot pin. The direction input allows the circuit to step the motor in or out. Two high current bridge outputs are provided and can be directly connected to the bipolar stepper motor. On chip diodes provide the protection needed for the IC. This bipolar stepper motor driver is capable of driving up to 275mA per phase. A power saving circuit is provided and may be used to reduce the power consumption when the motor has finished stepping. Three grounds have been used on the chip to eliminate cross-talk between the stepper driver and the rest of the circuit. The CS279 also has the necessary logic to inhibit the stepper circuit during the write mode. The write enable output only goes low when all the requirements of writing are met. ### **FUNCTIONAL BLOCK DIAGRAM** # **FEATURES:** - Stepper Logic, Full or Half Stepping - On Chip Bipolar Stepper Motor Driver, Up to 275mA - On Chip Clamp Diodes - Power Saving Circuitry - Direct Connection of Sensors Such as INDEX, TRACK-00 and WRITE PROTECT - High Current Outputs for Direct Connection to the Host Controller - LED Output Driver, Active During Drive Select - Bipolar Linear/I<sup>2</sup>L Technology # PIN CONNECTIONS (TOP VIEW) # **ABSOLUTE MAXIMUM RATINGS** | RATING | SYMBOL | VALUE | UNITS | |----------------------------------------|------------------------------------|--------------|----------------| | Supply Voltage | V <sub>cc</sub><br>V <sub>ss</sub> | 7.0<br>15.0 | Volts<br>Volts | | Input Voltage | Vin | 3 to Vcc +.3 | Volts | | Storage Temperature | Tstg | -40 to +150 | С | | Operating Temperature | Та | 0 to 70 | С | | Power Dissipation (Continuous, TA=50C) | Pd | 2.0 | Watts | # ELECTRICAL CHARACTERISTICS (Unless otherwise specified Vcc=5.0 Volts; Vss=12.0 Volts, Ta=25C) | PARAMETER | SYMBOL | PIN #'s | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|--------------------|------------------|--------------------------|------|-----|------|--------| | C Characteristics | | | | | | | | | Logic Supply | V <sub>cc</sub> | 25 | | 4.5 | | 5.5 | Volts | | Stepper Supply | Vss | 14 | | 4.00 | | 13.2 | Volts | | Logic Current | Icc | 25 | | | | 150 | mA | | Stepper Supply | Iss | 14 | No load | | | 75 | mA | | Rising Edge Schmitt Trip Point | VST+ | 1, 2, 22, 23 | | 1.4 | | 2.0 | Volts | | Falling Edge Schmitt Trip Point | VST- | 1, 2, 22, 23 | | .5 | | 1.0 | Volts | | Schmitt Hysterisis | VSHYS | 1, 2, 22, 23 | | 400 | | 800 | mVolts | | High Level Schmitt Input Current | ISIH | 1, 2, 22, 23 | V <sub>IN</sub> =2.7 V | | | 20 | μΑ | | Low Level Schmitt Input Current | ISIL | 1, 2, 22, 23 | V <sub>IN</sub> =0.4 V | | | -400 | μΑ | | Rising Comparator Trip Point | VCT+ | 26, 27, 28 | | 1.6 | | 2.2 | Volts | | Falling Comparator Trip Point | VCT- | 26, 27, 28 | | 1.1 | | 1.7 | Volts | | Comparator Hysterisis (Note 5) | VCHYS | | | 200 | | 400 | mVolts | | Comparator Pulldown (Note 5) | RCIN | | | 13 | | 29.7 | Kohms | | Read in High Trip Point | VRIH | 21 | | 2 | | | Volts | | Read in Low Trip Point | VRIL_ | 21 | | | | .8 | Volts | | Read in High Level Input Current | IRIH | 21 | V <sub>IN</sub> =2.7V | | | 20 | μΑ | | Read in Low Level Input Current | IRIL | 21 | V <sub>IN</sub> =0.4V | | | -1.6 | mA | | Open Collector Output High Leakage Current | ЮСНО | 8, 9, 18, 19, 20 | V <sub>OH</sub> =5V | | | 250 | μΑ | | Open Collector Output Voltage | VOCOL | 8, 9, 18, 19, 20 | lo=40mA | | | .4 | Volts | | NWE Output High Voltage | VNWEOH | 7 | l <sub>o</sub> =-400μA | 2.7 | 3.4 | | Volts | | NWE Output Low Voltage | VNWEOL | 7 | l <sub>o</sub> =4mA | | | .4 | Volts | | Total Phase Output Saturation Voltage | VPH <sub>SAT</sub> | 11, 13, 15, 17 | l <sub>ouт</sub> =±275mA | | | 3.4 | Volts | | Positive Phase Clamp | VO+ | 11, 13, 15, 17 | l <sub>ουτ</sub> =275mA | | | 2.0 | Volts | | Negative Phase Clamp | VO- | 11, 13, 15, 17 | Ι <sub>ουτ</sub> =-275mA | -2.0 | | 1 | Volts | ## **AC Characteristics** | Power Save Pulse Width (Note 1) | PPS | 4 | C4=.1µF | 30 | 50 | 125 | msec | |-------------------------------------------------|-----|--------|---------------------------------------------------------------------------|-----|----|------------|--------------| | Index Pulse Width (Note 2) | PIP | 6 | R3=81K<br>C3=.1µf | 2.8 | | 4.3 | msec | | Index to Data Pulse Width (Note 3) | PID | 5 | R2=1.25K to 50K<br>C2=.1µf | 50 | | 2000 | μsec | | Step One Shot Pulse Width (Note 4) | PS | 3 | R1=75K<br>C1=.1µf | 2.4 | 3 | 3.6 | msec | | Read in Pulse | PRI | 20, 21 | | 1 | | | μsec | | NRDDAT Propagation Delay | TD | 20, 21 | V <sub>ουτ</sub> , Low to High<br>V <sub>ουτ</sub> , High to Low | | | 750<br>100 | nsec<br>nsec | | Input Step Pulse Width | PSI | 1 | | 1 | | | μsec | | V <sub>ss</sub> & V <sub>cc</sub> Supply Ripply | VR | 14, 25 | 1Hz <f<1mhz< td=""><td></td><td></td><td>100</td><td>mVolt</td></f<1mhz<> | | | 100 | mVolt | <sup>1.</sup> Minimum Pulse Width is specified over the operating temperature range. <sup>2.</sup> Index Pulse Width is specified over the operating temperature range. <sup>3</sup> Index to Data Pulse Width shall remain within ±50 µsec of room temperature value over the temperature range of 10C to 46C. Also the following equation is true: 320 RC ≤PW ≤.480 RC. <sup>4</sup> Step One Shot Pulse Width shall not vary by more than ±20% over the temperature range of 10C to 46C. Grounding the RC1 pin shall inhibit this function. <sup>5</sup> The input current at the positive threshold shall not vary more than 2000 PPM/°C over the normal operating range. # **PIN DESCRIPTIONS** | SYMBOL | PIN # | DESCRIPTION | |----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ut Pins | | | | TKOO | 26 | TRACK 00 is a comparator input with hysterisis. An internal 22K pull down resistor is provided. A "0" on this input causes NTRKOO output to go low. | | WRTPRT | 27 | WRITE PROTECT is a comparator input with hysterisis. An internal 22K pulldown resistor is provided. A "0" on this input causes NWE to go high and NWRPRT to go low. | | NWRTGT | 23 | NOT WRITE GATE is a Schmitt trigger input. A "0" on this input disables the stepper circuitry and causes a "0" on the NWE output. | | NDS | 22 | NOT DRIVE SELECT is a Schmitt trigger input. A "0" on this input enables the IC | | INDEX | 28 | INDEX is a comparator input with a 22K pulldown resistor provided. A positive transition on this input fires the RC2 oneshot. After RC2 times out the RC3 oneshot fires during which time the NINDEX goes low. | | DIR | 2 | <b>DIRECTION</b> is a Schmitt trigger input. The polarity of this input determines the direction which the stepper motor moves. This signal is latched in by the step signal. | | STEP | 1 | STEP input is a Schmitt input. The positive going trailing edge clocks the direction flip-flop, steps the stepper motor and triggers the stepper one shot. | | READIN | 21 | READ INPUT input is a TTL input. A "1" on this input causes a low condition on the NRDDAT output. | | RC1 | 3 | RC1 is the stepper one shot. This one shot shall trigger on the trailing edge of the<br>step pulse. If RC1 is grounded the one shot is inhibited. | | RC2 | 2 | RC2 is the Index to Data one shot. This one shot shall trigger on the leading edge of the Index pulse. | | RC3 | 6 | RC3 is the Index pulse width one shot. This one shot shall trigger on the trailing edge of the Index to Data one shot. | | RC4 | 4 | RC4 is the Power Save one shot. This one shot shall trigger on the trailing edge<br>of the Step pulse. | | VCC | 25 | VCC is the +5 volt supply voltage to the IC. | | VSS | 14 | VSS is the +12 volt supply voltage to the stepper motor outputs. | | HGND | 12, 16 | HIGH GROUND Hi current output ground. | | LGND | 24 | LOW GROUND Low current logic ground. | | out Pins | | | | NWE | 7 | NOT WRITE ENABLE is a TTL type output. This output turns on when NWRTGT is a "0" and WRTPRT is a "1" | | NTRKOO | 9 | NOT TRACK 00 is a 40 mA open collector output. This output is turned on when TKOO is a "0" | | NPS | 18 | NOT POWER SAVE is a 40 mA open collector output. This output is turned on when the Power Save one shot triggers during the step Pulse. | | NINDEX | 8 | NOT INDEX is a 40 mA open collector output. This output turns on when the Index Pulse Width one shot triggers. | | ACTLED | 10 | THE ACTIVITY LED is a 30 mA open collector output. This output turns on when the NDS input is low. | | NWRPRT | 19 | NOT WRITE PROTECT is a 40 mA open collector output. This output turns on when WRTPRT is low. | | NRDDAT | 20 | NOT READ DATA is a 40 mA open collector output. This output turns on when READIN is high. | | PH1 | 17 | <b>PHASE 1</b> is a 275 mA push pull output. This output reflects the $\overline{Q}$ of one of the stepper motor flip-flops. | | PH2 | 13 | PHASE 2 is a 275 mA push pull output. This output reflects the Q of one of the stepper motor flip-flops. | | PH3 | 15 | PHASE 3 is a 275 mA push pull output. This output reflects the Q of one of the stepper motor flip-flops. | | PH4 | 11 | <b>PHASE 4</b> is a 275 mA push pull output. This output reflects the $\overline{Q}$ of one of the stepper motor flip-flops. | # **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|--------------| | CS-279 | 28 Lead PDIP | # GHIARRY (DUCKOR) SIAVICONDUCKOR 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telex WUI 6817157 Our Sales Representative in Your Area is: 2. 4. 6 CHANNEL # **READ/WRITE CIRCUIT** # **DESCRIPTION** The CS-510A is a bipolar monolithic integrated circuit designed for use with a center-tapped ferrite recording head. It provides a low noise read path, write current control, and data protection circuitry for as many as 6 channels. The CS-510A requires +5V and +12V power supplies and is available in a variety of packages. The CS-510AR performs the same function as the CS-510A with the addition of internal 750 $\Omega$ damping resistors. #### **FEATURES:** - +5V, +12V power supplies - Single or multi-platter Winchester drives - Designed for center-tapped ferrite heads - Programmable write current source - Easily multiplexed for larger systems - Includes write unsafe detection - TTL compatible control signals - Power supply fault protection - 1.5 nV/√Hz maximum input noise voltage Cherry Semiconductor Corporation, 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax (401)885-5786 Telew WUI 6817157 # **CIRCUIT OPERATION** The CS-510A has the ability to address up to 6 center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control are accomplished using the HSn, $\overline{\text{CS}}$ , & $R/\overline{\text{W}}$ inputs as in tables 1 & 2. Internal pullups are provided for the CS & $R/\overline{\text{W}}$ inputs to force the device into a non-writing condition if either control line is opened accidentally. TABLE 1: MODE SELECT | cs | R/W | MODE | |----|-----|-------| | 0 | 0 | Write | | 0 | 1 | Read | | 1 | х | ldle | #### **TABLE 2: HEAD SELECT** | HS2 | HS1 | HS0 | HEAD | |-----|-----|-----|------| | 0 | 0 | 0 | _0 | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 3 | | 1 | 0 | 0 | 4 | | 1 | 0 | 1 | 5 | | 1 | 1 | Х | None | 0=Low level X=Don't care WRITE MODE Taking both CS and R/W low selects write mode which configures the CS-510A as a current switch and activates the Write Unsafe Detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc connected from pin WC to GND and is given by: 1=High level Iw=K/Rwc, where K=Write Current Constant Write Unsafe Detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe, WUS, open collector output: - Head open - WDI frequency too low - Device not selected - Head center tap open - Device in Read mode - No write current Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag. To further ensure Data security, a Voltage Fault detection circuit prevents application of write current during power loss or power sequencing. To enhance Write to Read recovery time the change in RDX, RDY comon mode voltage is minimized by biasing these outputs to a level within the read mode range when in Write Mode. Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 and VDD2. Optimum resistor value is $150\Omega \times 40$ /Iw (Iw in mA). At low write currents, (<15mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1. #### **READ MODE** Taking $\overline{\text{CS}}$ low and $R/\overline{W}$ high selects read mode which configures the CS-510A as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head paths. These ouputs should be AC coupled to the load. The internal write current source is gated off in Read mode eliminating the need for any external gating. #### **IDLE MODE** Taking $\overline{\text{CS}}$ high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the Write Current programming resistor to be common to all devices **TABLE 3: PIN DESCRIPTIONS** | SYMBOL | 1/0 | NAME-DESCRIPTION | |-----------------|-----|----------------------------------------------------------------------| | HS0-HS2 | 1 | Head Select | | CS | _ | ChipSelect: a low level enables device | | R/W | _ | Read/Write: a high level selects Read Mode | | wus | 0 | Write Unsafe: a high level indicates an unsafe writing condition | | WDI | 1 | Write Data In: negative transition toggles direction of head current | | H0X-H5X/H0Y-H5Y | 1/0 | X, Y head connections | | RDX, RDY | 0 | X, Y Read Data: Differential read signal out | | wc | _ | Write Current: used to set the magnitude of the write current | | VCT | ı | Voltage Center Tap: voltage source for head center tap | # PIN DESCRIPTIONS (Continued) | SYMBOL | 1/0 | NAME-DESCRIPTION | | |--------|-----|---------------------------------------------------------|--| | VCC | | +5V | | | VDD1 | 1 | +12V | | | VDD2 | 1 | Positive power supply for the Center Tap Voltage source | | | GND | 1 | Ground | | # **ABSOLUTE MAXIMUM RATINGS** (All voltages referenced to GND). Currents into device are positive. | PARAMETER | | VALUE | UNITS | | |----------------------------------------------|---------------|-------------------|-------|--| | DC Supply Voltage | (VDD1) | -0.3 to +14 | VDC | | | | (VDD2) | -0.3 to +14 | VDC | | | | (VCC) | -0.3 to +6 | VDC | | | Digital Input Voltage Range (VIN) | | -0.3 to VCC +0.3 | VDC | | | Head Port Voltage Range (VH) | | -0.3 to VDD1 +0.3 | VDC | | | WUS Pin Voltage Range (Vwus) | | -0.3 to +14 | VDC | | | Write Current (IW) Zero Peak | | 60 | mA | | | Output Current | RDX, RDY (lo) | -10 | MA | | | | VCT | -60 | mA | | | | wus | +12 | mA_ | | | Storage Temperature Range (Tstg) | | -65 to 150 | °C | | | Lead Temperature PDIP (10 sec Soldering | | 260 | °C | | | Package Temperature PLCC, SO (20 Sec Reflow) | | 215 | °C | | # **RECOMMENDED OPERATING CONDITIONS** | PARAMETE | R | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------|----------|-----------------|------|----------|------|---------| | DC Supply Voltage | (VDD1) | | 10.8 | 12.0 | 13.2 | VDC | | | (VCC) | | 4.5 | 5.0 | 5.5 | VDC | | Head Inductance (Lh) | | | 5 | | 15 | $\mu$ H | | Damping Resistor (RD) (51 | DA Only) | | 500 | <u> </u> | 2000 | ohms | | RCT Resistor (RCT)*(1/4 Wa | itt) | lw=40mA | 142 | 150 | 158 | ohms | | Write Current (IW) | | | 10 | | 40 | mA | | Junction Temperature Ran | ge (Tj) | | +25 | | +125 | °C | <sup>\*</sup> For Iw=40mA, At other Iw levels refer to Applications Information that follows this specification. # DC CHARACTERISTICS: Unless otherwise specified, VDD1=VDD2=12V±10%, VCC=5V±10%, +25°C≤Tj≤+125°C | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------|-----------|--------------------------------|-----|-----|-------|-------| | OWER SUPPLY | | | | | | | | VCC Supply Current | Read/Idle | Read/Idle Mode | | | 35 | mA | | | Write | Write Mode | | | 30 | mA | | VDD Supply Current | ldle | Idle Mode | | | 20_ | _mA | | (sum of VDD1 and VDD2) | Read | Read Mode | | | 35 | _mA | | | Write | Write Mode | | | 20+lw | mA | | Power Dissipation — | ldle | Tj=+125°C<br>Idle Mode | | | 400 | mW | | | Read | Read Mode | | | 600 | _mW | | | Write | Write Mode, IW=40mA,<br>RCT=0Ω | | | 870 | mW | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|-------------------------------------------------|-------|------|-------|-------| | GITAL I/O | | | | | | | VIL, Input Low Voltage | | | | 0.8 | VDC | | VIH, Input High Voltage | | 2.0 | | | VDC | | IIL, Input Low Current | VIL=0.8V | -0.4 | | | mA | | IIH, Input High Current | VIH=2.0V | | | 100 | μΑ | | VOL, WUS Output, Low Voltage | IOL=8mA | | | 0.5 | VDC | | IOH, WUS Output High current | VOH=5.0V | | | 100 | μΑ | | RITE MODE | | | | | | | Center Tap Voltage (VCT) | Write Mode | | 6.0 | | VDC | | Head Current (per side) | Write Mode, 0≤VCC≤3.7V<br>0≤VDD1≤8.7V | -200 | | 200 | μΑ | | Write Current Range | | 10 | | 40 | mA | | Write Current Constant "K" | | 2.375 | | 2.625 | | | lwc to Head Current Gain | | | 0.99 | | mA/m | | Unselected Head Leakage Current | | | | 85 | μΑ | | RDX, RDY Output Offset Voltage | Write/Idle Mode | -20 | | +20 | m∨ | | RDX, RDY Common Mode Output Voltage | Write/Idle Mode | | 5.3 | | VDC | | RDX, RDY Leakage | RDX, RDY=6V<br>Write/Idle Mode | -100 | | 100 | μΑ | | EAD MODE | | | | | | | Center Tap Voltage | Read Mode | | 4.0 | | VDC | | Head Current<br>(per side) | Read or Idle Mode<br>0≤VCC≤5.5V<br>0≤VDD1≤13.2V | -200 | | 200 | μΑ | | Input Bias Current (per side) | | | | 45 | μΑ | | Output Offset Voltage | Read Mode | -440 | | +440 | mV | | Common Mode Output Voltage | Read Mode | 4.5 | | 6.5 | VDC | DYNAMIC CHARACTERISTICS AND TIMING: Unless otherwise specified, VDD1=VDD2=12V±10%, VCC=5V±10%, +25°C≤Tj≤125°C, IW=35mA, Lh=10µH, Rd=750Ω, f(WDI)=5MHz, CL (RDX, RDY)≤20pF. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|----------------------------------------------------------------------------|-------------|-----|-----|--------| | WRITE MODE | | | | | | | Differential Head Voltage Swing | | 7.0 | _ | | V(pk) | | Unselected Head Transient Current | | | | 2 | mA(pk) | | Differential Output Capacitance | | | | 15 | pF | | Differential Output Resistance | 510A | 10 <u>K</u> | _ | | Ω | | | 510AR | 600 | | 960 | _Ω | | WDI Transition Frequency | WUS=low | 250 | _ | | KHz | | EAD MODE | | | | | | | Differential Voltage Gain | Vin=1mVpp@300kHz<br>RL(RDX), RL(RDY)=1KΩ | 85 | | 115 | V/V | | Dynamic Range | DC Input Voltage, Vi,<br>Where Gain Falls by 10%.<br>Vin=Vi+0.5mVpp@300kHz | -3 | | +3 | mV | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|--------------------------------------------------------------------------------------------|-----|---------|------------|----------| | AD MODE (Cont'd.) | <del></del> | | <u></u> | | | | Bandwidth (-3db) | Zs<5Ω, Vin=1mVpp | 30 | | | MHz | | Input Noise Voltage | BW=15MHz, Lh=0 Rh=0 | | | 1.5 | nV/√Hz | | Differential Input Capacitance | f=5MHz | | | 20 | pF | | Differential Input Resistance | f=5MHz 510A | 2K | _ | | Ω | | · | 510AR | 460 | | 860 | Ω | | Common Mode<br>Rejection Ratio | Vcm=VCT+100mVpp<br>@5MHz | 50 | | | db | | Power Supply<br>Rejection Ratio | 100mVpp @ 5MHz on<br>VDD1, VDD2, or VCC | 45 | | | db | | Channel Separation | Unselected Channels:<br>Vin=100mVpp@ 5MHz &<br>Selected Channel:<br>Vin=0mVpp | 45 | | | db | | Single Ended Output Resistance | f=5MHz | | | 30 | Ω | | Output Current | AC Coupled Load, RDX to RDY | 2.1 | | | mA | | ITCHING CHARACTERISTICS | | | | | | | R/W: R/W to Write | Delay to 90% of Write<br>Current | | | 1.0 | μS | | R/₩ to Read | Delay to 90% of 100mV<br>10MHz Read Signal<br>Envelope or to 90%<br>Decay of Write Current | | | 1.0 | μS | | CS: CS to Select | Delay to 90% of Write<br>Current or to 90% of<br>100mV 10MHz Read Signal<br>Envelope | | | 1.0 | μS | | CS to Unselect | Delay to 90% Decay of<br>Write Current | | | 1.0 | μS | | HS0<br>HS1 to any Head<br>HS2 | Delay to 90% of 100mV<br>10MHz Read Signal<br>Envelope | | | 1.0 | μS | | WUS: Safe to Unsafe-TD1<br>Unsafe to Safe-TD2 | lw=35mA | 1.6 | | 8.0<br>1.0 | μS<br>μS | | Head Current: Prop. Delay-TD3 | Lh=0 $\mu$ H, Rh=0 $\Omega$<br>From 50% Points | | | 25 | nS | | Asymmetry | WDI has 50% Duty Cycle<br>and 1ns Rise/Fall Time | | | 2 | nS | | Rise/Fall Time | 10%-90% Points | | | 20 | nS | #### WRITE MODE TIMING DIAGRAM #### **APPLICATIONS INFORMATION** #### NOTES: - 1. An external resistor, RCT, given by; RCT=150 (40/lw) where lw is the zero peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1. - 2. Damping resistors not required on 510AR versions. - Limit DC current from RDX and RDY to 100 μA and load capacitance to 20pF. In multi-chip application these outputs can be wire-or'd. - 4. The power bypassing capacitor must be located close to the 510A with its ground returned directly to device ground, with as short a path as possible. - 5. To reduce ringing due to stray capacitance this resistor should be located close to the 510A. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be used. #### **PIN CONNECTIONS** 18-LEAD PDIP 20-LEAD SO 22-LEAD PDIP 24-LEAD SO 28-LEAD PDIP/SO 28-LEAD PLCC #### THERMAL CHARACTERISTICS | PACKAGE | Øja | |-----------------|---------| | 18-LEAD<br>PDIP | 140°C/W | | 20-LEAD<br>SO | 95°C/W | | 22-LEAD<br>PDIP | 60°C/W | | 24-LEAD<br>SO | 85°C/W | | PACKAGE | Øja | |---------|---------| | 28-LEAD | | | PLCC | 65°C/W | | PDIP | 100°C/W | | so | 80°C/W | #### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | | | | | |---------------------------------|--------------|--|--|--|--| | CS-510A-2N | 18 lead PDIP | | | | | | CS-510A-2DW | 20 lead SO | | | | | | CS-510A-4N | 22 lead DDIP | | | | | | CS-510A-4DW | 24 lead SO | | | | | | CS-510A-6N | 28 lead PDIP | | | | | | CS-510A-6FN | 28 lead PLCC | | | | | | CS-510A-6DW | 28 lead SO | | | | | | with internal damping resistors | | | | | | | CS-510A-2RN | 18 lead PDIP | | | | | | CS-510A-2RDW | 20 lead SO | | | | | | CS-510A-4RN | 22 lead DDIP | | | | | | CS-510A-4RDW | 24 lead SO | | | | | | CS-510A-6RN | 28 lead PDIP | | | | | | CS-510A-6RFN | 28 lead PLCC | | | | | | CS-510A-6RDW | 28 lead SO | | | | | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: # 4. 6. 8-CHANNEL FERRITE HIGH PERFORMANCE READ/WRITE CIRCUIT #### DESCRIPTION The CS-511 is a bipolar monolithic integrated circuit designed for use with a center-tapped ferrite recording head. It provides a low noise read path, write current control, and data protection circuitry for as many as 8 channels. The CS-511 requires +5V and +12V power supplies and is available in a variety of packages. The CS-511R performs the same function as the CS-511 with the addition of internal $750\Omega$ damping resistors. #### **BLOCK DIAGRAM** #### **FEATURES:** - High Peformance: Read mode gain = 100 V/V Input noise = 1.5 nV/√Hz maximum Input capacitance = 20 pF Write current range = 10 mA to 40 mA - Enhanced system write to read recovery time - Power supply fault protection - Designed for center-tapped ferrite heads - Programmable write current source - Easily multiplexed for larger systems - Includes write unsafe detection - TTL compatible control supplies - +5V, +12V power supplies #### PIN CONNECTIONS 32 Lead SODW | _ | | | |--------|-----------------------|---------| | нох 1 | | 32 GND | | HOY 2 | | 31 NC | | H1X 3 | | 30 CS | | H1Y 4 | | 29 R/W | | H2X 5 | | 28 WC | | H2Y 6 | | 27 RDY | | нзх 7 | | 26 RDX | | H3Y 8 | CS-511-8<br>CS-511R-8 | 25 HS0 | | H4X 9 | | 24 HS1 | | H4Y 10 | | 23 HS2 | | H5X 11 | | 22 VCC | | H5Y 12 | | 21 WDI | | H6X 13 | | 20 WUS | | H6Y 14 | | 19 VDD1 | | H7X 15 | | 18 VDD2 | | H7Y 16 | | 17 VCT | | | | | #### **CIRCUIT OPERATION** The CS-511 gives the user the ability to address up to 8 center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn, $\overline{\text{CS}}$ and $\overline{\text{R/W}}$ inputs as shown in tables 1 & 2. Internal pullups are provided for the $\overline{\text{CS}}$ & $\overline{\text{R/W}}$ inputs to force the device into a non-writing condition if either control line is opened accidentally. **TABLE 1: Mode Select** | CS | R/W | MODE | |----|-----|-------| | 0 | 0 | Write | | 0 | 1 | Read | | 1 | х | ldle | **TABLE 2: Head Select** | HS2 | HS1 | HS0 | HEAD | |-----|-----|-----|------| | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 3 | | 1 | 0 | 0 | 4 | | 1 | 0 | 1 | 5 | | 1 | 1 | 0 | 6 | | 1 | 1 | 1 | 7 | O = Low level 1 = High level #### **WRITE MODE** Taking both $\overline{\text{CS}}$ and $R/\overline{\text{W}}$ low selects write mode which configures the CS-511 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by: lw = K/Rwc, where K = Write Current Constant The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output: - Head open - Head center tap open - WDI frequency too lowDevice not selected - Device in read mode - No write current Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag. To further assure data security a voltage fault detection circuit prevents application of write current during power loss or power sequencing. To enhance write to read recovery time the change in RDX, RDY common mode voltage is minimized by biasing these outputs to a level within the read mode range when in write mode. Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is $120\Omega \times 40 / \text{lw}$ (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1. #### **READ MODE** Taking $\overline{CS}$ low and R/W high selects read mode which configures the CS-511 as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating. Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection. #### **IDLE MODE** Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices. #### **PIN DESCRIPTIONS** | NAME | 1/0 | DESCRIPTION | |------------------|-----|----------------------------------------------------------------------| | HS0-HS2 | | Head Select | | CS | 1 | Chip Select: a low level enables device | | R/W | ı | Read/Write: a high level selects read mode | | wus | 0* | Write Unsafe: a high level indicates an unsafe writing condition | | WDI | 1 | Write Data In: negative transition toggles direction of head current | | H0X-H7X, H0Y-H7Y | 1/0 | X, Y head connections | | RDX, RDY | 0* | X, Y Read Data: differential read signal out | | wc | * | Write Current: used to set the magnitude of the write current | | VCT | | Voltage Center Tap: voltage source for head center tap | | VCC | - | +5V | | VDD1 | | +12V | | VDD2 | _ | Positive power supply for the center-tap voltage source | | GND | - | Ground | <sup>\*</sup> When more than one R/W device is used, these signals can be wire OR'ed. #### ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND. Currents into device are positive.) | PARAMETER | | VALUE | UNITS | |-----------------------------------------------------|------------------|-------------------|-------| | DC Supply Voltage | VDD1 | -0.3 to +14 | VDC | | DC Supply Voltage | VDD2 | -0.3 to +14 | VDC | | DC Supply Voltage | vcc | -0.3 to +6 | VDC | | Digital Input Voltage Range | VIN | -0.3 to VCC +0.3 | VDC | | Head Port Voltage Range | VH | -0.3 to VDD1 +0.3 | VDC | | WUS Pin Voltage Range | V <sub>wus</sub> | -0.3 to +14 | VDC | | Write Current Zero Peak | IW | 60 | mA | | RDX, RDy Output Current | lo | -10 | mA | | VCT Output Current | l <sub>vct</sub> | -60 | mA | | WUS Output Current | lwus | +12 | mA | | Storage Temperature Range | Tstg | -65 to 150 | °C | | Lead Temperature PDIP, Flat Pack (10 sec Soldering) | | 260 | °C | | Package Temperature PLCC (20 sec Reflow) | | 215 | °C | #### **RECOMMENDED OPERATING CONDITIONS** | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------|------|-------------|------|------|------|-------| | DC Supply Voltage | VDD1 | | 10.8 | 12.0 | 13.2 | VDC | | DC Supply Voltage | VCC | | 4.5 | 5.0 | 5.5 | VDC | | Head Inductance | Lh | | 5 | | 15 | μH | | Damping Resistor | RD | CS-511 only | 500 | | 2000 | Ω | | RCT Resistor | RCT* | lw = 40 mA | 114 | 120 | 126 | Ω | | Write Current | IW | | 10 | | 40 | mA | | Junction Temperature Range | Tj | | +25 | | +135 | °C | <sup>\*</sup> For Iw = 40 mA. At other Iw levels refer to Applications Information that follows this specification. #### DC CHARACTERISTICS (Unless otherwise specified, recommended operating conditions apply.) #### **POWER SUPPLY** | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-----------------------------------------|-----|-----|---------|-------| | VCC Supply Current | Read/Idle Mode | | | 35 | mA | | | Write Mode | | | 30 | mA | | VDD Supply Current | Idle Mode | | | 20 | mA | | (sum of VDD1 and VDD2) | Read Mode | | | 35 | mA | | | Write Mode | | | 20 + lw | mA | | Power Dissipation (Tj = + 125°C) | Idle Mode | | | 400 | mW | | | Read Mode | | | 600 | mW | | | Write Mode, IW = 40 mA, RCT = $0\Omega$ | | | 800 | mW | | | Write Mode, IW = 40 mA<br>RCT = 120Ω | | | 610 | mW | #### **DC CHARACTERISTICS** (Continued) #### DIGITAL I/O | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----|-------------------------|------------|------|-----|--------------|-------| | VIL | Input Low Voltage | | | | 0.8 | VDC | | VIH | Input High Voltage | | 2.0 | | VCC<br>+ 0.3 | VDC | | IIL | Input Low Current | VIL = 0.8V | -0.4 | | | mA | | IIH | Input High Current | VIH = 2.0V | | | 100 | μΑ | | VOL | WUS Output Low Voltage | IOL = 8 mA | | | 0.5 | VDC | | ЮН | WUS Output High Current | VOH = 5.0V | | | 100 | μΑ | #### WRITE MODE | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|-----|---------------------------------------------------|-------|------|-------|-------| | Center Tap Voltage | VCT | Write Mode | | 6.0 | | VDC | | Head Current (per side) | | Write Mode,<br>0 ≤ VCC ≤ 3.7V,<br>0 ≤ VDD1 ≤ 8.7V | -200 | | 200 | μΑ | | Write Current Range | | | 10 | | 40 | mA | | Write Current Constant "K" | | | 2.375 | | 2.625 | | | lwc to Head Current Gain | | | | 0.99 | | mA/mA | | Unselected Head Leakage Current | | | | | 85 | μΑ | | RDX, RDY Output Offset Voltage | | Write/Idle Mode | -20 | | +20 | mV | | RDX, RDY Common Mode<br>Output Voltage | | Write/Idle Mode | | 5.3 | | VDC | | RDX, RDY Leakage | | RDX, RDY = 6V<br>Write/Idle Mode | -100 | | 100 | μΑ | #### **READ MODE** | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|---------------------------------------------------------|------|-----|-----|-------| | Center Tap Voltage | Read Mode | | 4.0 | | VDC | | Head Current (per side) | Read or Idle Mode<br>0 ≤ VCC ≤ 5.5V<br>0 ≤ VDD1 ≤ 13.2V | -200 | | 200 | μΑ | | Input Bias Current (per side) | | | | 45 | μΑ | | Input Offset Voltage | Read Mode | -4 | | +4 | mV | | Common Mode Output Voltage | Read Mode | 4.5 | | 6.5 | VDC | #### **DYNAMIC CHARACTERISTICS AND TIMING** Unless otherwise specified, recommended operating conditions apply and IW = 35 mA, Lh = $10\mu$ H, Rd = $750\Omega$ CS-511 only, f(WDI) = 5 MHz, CL (RDX, RDY) $\leq$ 20 pF.) #### WRITE MODE | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|------------|-----|-----|-----|--------| | Differential Head Voltage Swing | | 7.0 | | | V(pk) | | Unselected Head Transient Current | | | | 2 | mA(pk) | | Differential Output Capacitance | | | | 15 | pF | | Differential Output Resistance | CS-511 | 10K | | | Ω | | | CS-511R | 600 | | 960 | Ω | | WDI Transition Frequency | WUS = low | 250 | | | KHz | #### **READ MODE** | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|---------------------------------------------------------------------------------------|------|-----|-----|--------| | Differential voltage Gain | Vin = 1mVpp @ 300kHz,<br>RL(RDX), RL(RDY)<br>= 1 KΩ | 85 | | 115 | V/V | | Dynamic Range | DC Input Voltage, Vi,<br>Where Gain Falls<br>by 10%. Vin = Vi +<br>0.5 mVpp @ 300 kHz | -3 | | +3 | mV | | Bandwidth (-3dB) | $ Zs < 5\Omega$ , Vin = 1 mVpp | 30 | | | MHz | | Input Noise Voltage | BW = 15 MHz,<br>Lh = 0, Rh = 0 | | | 1.5 | nV/√Hz | | Differential Input Capacitance | f = 5 MHz` | | | 20 | pF | | Differential Input Resistance | CS-511, f = 5 MHz | 2K | | | Ω | | Differential Input Resistance | CS-511R, f = 5 MHz | 460 | | 860 | Ω | | Common Mode Rejection Ratio | Vcm = VCT + 100 mVpp<br>@ 5 MHz | 50 | | | dB | | Power Supply Rejection Ratio | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC | 45 | | | dB | | Channel Separation | Unselected Channels:<br>Vin = 100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp | 45 | | | dB | | Single Ended Output Resistance | f = 5 MHz | | | 30 | Ω | | Output Current | AC Coupled Load,<br>RDX to RDY | ±2.1 | | | mA | ## **DYNAMIC CHARACTERISTICS AND TIMING** (Continued) **SWITCHING CHARACTERISTICS** | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | R/W To Write | Delay to 90% of<br>Write Current | | | 1.0 | μs | | R/W To Read | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current | | | 1.0 | μs | | CS to Select | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope | | | 1.0 | μs | | CS to Unselect | Delay to 90% Decay of Write Current | | | 1.0 | μs | | HS0 - HS2 to any head | Delay to 90% of 100 mV,<br>10 MHz Read Signal<br>Envelope | | | 1.0 | μs | | WUS, Safe to Unsafe - TD1 | lw = 35 mA | 1.6 | | 8.0 | μs | | WUS, Unsafe to Safe - TD2 | lw = 35 mA | | | 1.0 | μs | | Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) | | | | | | | Prop. Delay - TD3 | From 50% Points | | | 25 | ns | | Asymmetry | WDI has 50% Duty Cycle and 1 ns Rise/Fall Time | | | 2 | ns | | Rise/Fall Time | 10%-90% Points | | | 20 | ns | FIGURE 1: WRITE MODE TIMING DIAGRAM #### **APPLICATIONS INFORMATION** #### NOTES - An external resistor, RCT, given by; RCT = 120 (40/lw) where lw is the zero-peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1 - 2. Damping resistors not required on CS-511R versions. - 3. Limit DC current from RDX and RDY to 100 $\mu$ A and load capacitance to 20 pF. In multi-chip application these outputs can be wire-OR'ed. - The power bypassing capacitor must be located close to the CS-511 with its ground returned directly to device ground, with as short a path as possible. - 5. To reduce ringing due to stray capacitance this resistor should be located close to the CS-511. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be used. #### **PACKAGE PIN DESIGNATIONS (Top View)** 24-Lead 28-Lead SO 40-Lead PDIP 28-Lead PLCC #### 44-Lead PLCC #### THERMAL CHARACTERISTICS | PACKAGE | | Øja | |---------|------|--------| | 24-LEAD | so | 75°C/W | | 28-LEAD | PLCC | 63°C/W | | 28-LEAD | so | 70°C/W | | 32-LEAD | so | 65°C/W | | 40-LEAD | PDIP | 42°C/W | | 44-LEAD | PLCC | 46°C/W | #### ORDERING INFORMATION | PART NUMBER | DESCRIPTION | |-------------------------------|--------------| | CS-511-4DW | 24 lead SO | | CS-511-6DW | 28 lead SO | | CS-511-6FN | 28 lead PLCC | | CS-511-8DW | 32 lead SO | | CS-511-8N | 40 lead PDIP | | CS-511-8FN | 40 lead PLCC | | with internal damping resiste | ors | | CS-511-4RDW | 24 lead SO | | CS-511-6RDW | 28 lead SO | | CS-511-6RFN | 28 lead PLCC | | CS-511-8RDW | 32 lead SO | | CS-511-8RN | 40 lead PDIP | | CS-511-8RFN | 40 lead PLCC | GSG GHERRY & SEMILEONDUCTOR 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: 2. 4. 6-CHANNEL HIGH PERFORMANCE ### **READ/WRITE CIRCUIT** #### DESCRIPTION The CS-514/514R Read/Write devices are bipolar monolithic integrated circuits designed for use with center-tapped ferrite recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for as many as six channels. The CS-514R option provides internal 750 $\Omega$ damping resistors. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. The CS-514 is available in a variety of package and channel configurations. #### FEATURES: - High Peformance: - -Read mode gain = 150 V/V - -Input noise = $1.5 \text{ nV}/\sqrt{\text{Hz max}}$ . - -Input capacitance = 20 pF max. - -Write current range = 10 mA to 40 mA - Enhanced system write to read recovery time - Power supply fault protection - Plug compatible to the CS-117 & CS- - Designed for center-tapped ferrite heads - Programmable write current source - Write unsafe detection - TTL compatible control signals - +5V, +12V power supplies #### **PIN CONNECTIONS** 28 LEAD SO HSO 1 28 HS1 CS 2 HS2 GND 3 WDI HOX 4 25 VDD1 VDD2 HOY H1X 6 23 VCT 22 H5X H2X 8 21 H5Y 9 H2Y 20 H4X R/W 10 19 H4Y нзх WC 18 NC 12 17 нзч RDX 13 WUS RDY 14 15 VCC Cherry Semiconductor Corporation, 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax (401)885-5786 Telex WUI 6817157 #### **CIRCUIT OPERATION** The CS-514 addresses up to six center-tapped ferrite heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn, $\overline{CS}$ , and $R/\overline{W}$ , as shown in tables 1 & 2. Internal resistor pullups, provided on pins $\overline{CS}$ and $R/\overline{W}$ , will force the device into a non-writing condition if either control line is opened accidentally. **TABLE 1: MODE SELECT** | cs | R/W | MODE | |----|-----|-------| | 0 | 0 | Write | | 0 | 1 | Read | | 1 | х | Idle | #### **TABLE 2: HEAD SELECT** | HS2 | HS1 | HS0 | HEAD | |-------------|--------|-------|--------------| | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 3 | | 1 | 0 | 0 | 4 | | 11 | 0 | 1 | 5 | | 1 | 1 | Х | None | | 0=Low level | 1=High | level | X=Don't care | #### WRITE MODE The write mode configures the CS-514 as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). The magnitude of the write current (0-pk) is programmed by an external resistor RWC, connected from pin WC to ground and is given by: $$lw = \frac{K}{RWC}$$ where K is the Write Current Constant. In multiple device applications, a single RWC resistor may be made common to all devices. Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag. - Head open - WDI frequency too low - Device not selected - Head center tap open - Device in Read mode No write current To reduce internal power dissipation, an optional external resistor, RCT, given by RCT $\leq$ 130 $\Omega$ x 40/lw (lw in mA), is connected between pins VDD1 and VDD2. Otherwise connect pin VDD1 to VDD2. To initialize the Write Data Flip Flop (WDFF) to pass current through the X-side of the head, pin WDI must be low when the previous read mode was commanded. #### **READ MODE** The read mode configures the CS-514 as a low noise differential amplifier and deactivates the write current generator and write unsafe circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent pulse detection circuitry. #### **IDLE MODE** The idle mode deactivates the internal write current generator, the write unsafe detector, and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices. #### **PIN DESCRIPTIONS** | NAME | 1/0 | DESCRIPTION | |-----------------|-----|----------------------------------------------------------------------| | HS0-HS2 | I | Head Select | | <u>cs</u> | ı | ChipSelect: a low level enables device | | R/W | 1 | Read/Write: a high level selects Read Mode | | wus | 0* | Write Unsafe: a high level indicates an unsafe writing condition | | WDI | ı | Write Data In: negative transition toggles direction of head current | | H0X-H5X/H0Y-H5Y | 1/0 | X, Y head connections | | RDX, RDY | 0* | X, Y Read Data: Differential read signal out | | wc | * | Write Current: used to set the magnitude of the write current | | VCT | _ | Voltage Center Tap: voltage source for head center tap | | VCC | - | +5V | | VDD1 | _ | +12V | | VDD2 | ı | Positive power supply for the center-tap voltage source | | GND | | Ground | <sup>\*</sup> When more than one R/W device is used, these signals can be wire OR'ed. #### ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND. Currents into device are positive.) | PARAMETER | | VALUE | UNITS | |-----------------------------------------|---------------|-------------------|-------| | DC Supply Voltage | (VDD1) | -0.3 to +14 | VDC | | | (VDD2) | -0.3 to +14 | VDC | | | (VCC) | -0.3 to +6 | VDC | | Digital Input Voltage Range (VIN) | | -0.3 to VCC +0.3 | VDC | | Head Port Voltage Range (VH) | | -0.3 to VDD1 +0.3 | VDC | | WUS Pin Voltage Range (Vwus) | | -0.3 to +14 | VDC | | Write Current (O-pk) | lw | 60 | mA | | Output Current | RDX, RDY (lo) | -10 | mA | | | VCT | -60 | mA | | | wus | +12 | mA | | Storage Temperature Range (Tstg) | | -65 to 150 | °C | | Lead Temperature PDIP (10 sec Soldering | ) | 260 | °C | | Package Temperature PLCC, SO (20 Sec I | Reflow) | 215 | °C | #### **RECOMMENDED OPERATING CONDITIONS** | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------|---------|-----------------|------|------|------|-------| | DC Supply Voltage | (VDD1) | | 10.8 | 12.0 | 13.2 | VDC | | | (VCC) | | 4.5 | 5.0 | 5.5 | VDC | | Head Inductance (Lh) | | | 5 | | 15 | μН | | Damping Resistor (RD) (514 | Only) | | 500 | | 2000 | ohms | | RCT Resistor (RCT)*(1/4 War | tt) | lw=40mA | 123 | 130 | 138 | ohms | | Write Current (IW) | | | 10 | | 40 | mA | | Junction Temperature Rang | ge (Tj) | | +25 | | +125 | °C | <sup>\*</sup> For lw=40mA, At other lw levels refer to Applications Information that follows this specification. #### DC CHARACTERISTICS: Unless otherwise specified, VDD1=VDD2=12V±10%, VCC=5V±10%, +25°C≤Tj≤+135°C | PARAMETER | ì | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------|-----------|----------------------------------|-----|-----|-------|-------| | OWER SUPPLY | | | | | | | | VCC Supply Current | Read/Idle | Read/Idle Mode | | | 35 | mA | | | Write | Write Mode | | | 30 | mA | | VDD Supply Current | Idle | Idle Mode | | | 20 | mA | | (sum of VDD1 and VDD2) | Read | Read Mode | | | 35 | _mA | | | Write | Write Mode | | | 20+lw | mA | | Power Dissipation | ldle | Tj=+125°C<br>Idle Mode | | | 400 | mW | | | Read | Read Mode | | | 600 | mW | | | Write | Write Mode, IW=40mA,<br>RCT=0Ω | | | 800 | mW | | | Write | Write Mode, IW=40mA,<br>RCT=130Ω | | | 600 | mW | #### **DC CHARACTERISTICS (Continued)** | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|-----------------|------|-----|-----|---------| | DIGITAL I/O | | | | | | | VIL, Input Low Voltage | | | | 0.8 | VDC | | VIH, Input High Voltage | | 2.0 | | | VDC | | IIL, Input Low Current | VIL=0.8V | -0.4 | | | mA | | IIH, Input High Current | VIH=2.0V | | | 100 | $\mu$ A | | VOL, WUS Output, Low Voltage | IOL=8mA | | | 0.5 | VDC | | IOH, WUS Output High current | VOH=5.0V | | İ | 100 | μA | #### WRITE MODE | Center Tap Voltage (VCT) | Write Mode | | 6.7 | | VDC | |-------------------------------------|---------------------------------------|-------|------|-------|-------| | Head Current (per side) | Write Mode, 0≤VCC≤3.7V<br>0≤VDD1≤8.7V | -200 | | 200 | μΑ | | Write Current Range | | 10 | | 40 | mA | | Write Current Constant "K" | | 2.375 | | 2.625 | | | lwc to Head Current Gain | | | 0.99 | | mA/mA | | Unselected Head Leakage Current | | | | 85 | μΑ | | RDX, RDY Output Offset Voltage | Write/Idle Mode | -20 | | +20 | mV | | RDX, RDY Common Mode Output Voltage | Write/Idle Mode | | 5.3 | | VDC | | RDX, RDY Leakage | RDX, RDY=6V<br>Write/Idle Mode | -100 | | 100 | μΑ | #### **READ MODE** | Center Tap Voltage | Read Mode | | 4.0 | | VDC | |-------------------------------|-------------------------------------------------|------|-----|------|-----| | Head Current<br>(per side) | Read or Idle Mode<br>0≤VCC≤5.5V<br>0≤VDD1≤13.2V | -200 | | 200 | μΑ | | Input Bias Current (per side) | | | | 45 | μΑ | | Output Offset Voltage | Read Mode | -615 | | +615 | mV | | Common Mode Output Voltage | Read Mode | 4.5 | | 6.5 | VDC | **DYNAMIC CHARACTERISTICS AND TIMING:** Unless otherwise specified, VDD1=VDD2=12V±10%, VCC=5V±10%, +25°C≤Tj≤125°C, IW=35mA, Lh=10μH, Rd=750Ω, f(WDI)=5MHz, CL (RDX, RDY)≤20pF. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|----------------------------------------------------------------------------|-----|-----|-----|--------| | RITE MODE | | | _ | | | | Differential Head Voltage Swing | | 7.0 | | | V(pk) | | Unselected Head Transient Current | | | _ | 2 | mA(pk) | | Differential Output Capacitance | | | | 15 | pF | | Differential Output Resistance | 514 | 10K | | | Ω | | | 514R | 600 | | 960 | Ω | | WDI Transition Frequency | WUS=low | 250 | | | KHz | | EAD MODE | | | _ | | | | Differential Voltage Gain | Vin=1mVpp@300kHz<br>ZL(RDX), ZL(RDY)=1KΩ | 125 | | 175 | V/V | | Dynamic Range | DC Input Voltage, Vi,<br>Where Gain Falls by 10%.<br>Vin=Vi+0.5mVpp@300kHz | -2 | | +2 | mV | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|------------|----------| | AD MODE (Cont'd.) | | | | | | | Bandwidth (-3db) | Zs<5Ω, Vin=1mVpp | 30 | | | MHz | | Input Noise Voltage | BW=15MHz, Lh=0 Rh=0 | | | 1.5 | nV/√Hz | | Differential Input Capacitance | f=5MHz | | | 20 | pF | | Differential Input Resistance | f=5MHz 514 | 3.2K | | | Ω | | | 514R | 500 | | 1000 | Ω | | Common Mode<br>Rejection Ratio | Vcm=VCT+100mVpp<br>@5MHz | 50 | | | db | | Power Supply<br>Rejection Ratio | 100mVpp @ 5MHz on<br>VDD1, VDD2, or VCC | 45 | | | db | | Channel Separation | Unselected Channels:<br>Vin=100mVpp@ 5MHz &<br>Selected Channel:<br>Vin=0mVpp | 45 | | | db | | Single Ended Output Resistance | f=5MHz | | | 30 | Ω | | Output Current | AC Coupled Load, RDX to RDY | ±2.1 | | | mA | | VITCHING CHARACTERISTICS | <del></del> | | | | | | R/W to Write | Delay to 90% of Write<br>Current | | | 1.0 | μS | | R/₩ to Read | Delay to 90% of 100mV,<br>10MHz Read Signal<br>Envelope or to 90%<br>decay of Write Current | | | 1.0 | μS | | CS to Select | Delay to 90% of Write<br>Current or to 90% of<br>100mV 10MHz Read Signal<br>Envelope | | | 1.0 | μS | | CS to Unselect | Delay to 90% Decay of<br>Write Current | | | 1.0 | μS | | HS0-HS2 to any Head | Delay to 90% of 100mV<br>10MHz Read Signal<br>Envelope | | | 1.0 | μS | | WUS: Safe to Unsafe-TD1<br>Unsafe to Safe-TD2 | Iw=35mA | 1.6 | | 8.0<br>1.0 | μS<br>μS | | Head Current<br>Lh=0μH, Rh=0Ω | | | | | | | Prop. Delay-TD3 Assymmetry | From 50% Points<br>WDI has 50% Duty Cycle | | | 25 | nS | | Rise/Fall Time | and 1ns Rise/Fall Time | | | 2<br>20 | nS<br>nS | #### WRITE MODE TIMING DIAGRAM #### **APPLICATIONS INFORMATION** The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representaive of actual performance. **TABLE 3: KEY PARAMETERS UNDER WORST CASE INPUT NOISE CONDITIONS** | PARAMETER | | Tj=25°C | Tj=135°C | UNITS | |---------------------------------------|------|---------|----------|--------| | Inputs Noise Voltage (max.) | | 1.1 | 1.5 | nV/√Hz | | Differential Input Resistance (min.) | 514R | 850 | 1000 | Ω | | | 514 | 15.4 | 29.4 | ΚΩ | | Differential Input Capacitance (max.) | | 11.6 | 10.8 | pF | #### TABLE 4: KEY PARAMETERS UNDER WORST CASE INPUT IMPEDANCE CONDITIONS **PARAMETER** | Inputs Noise Voltage (max.) | | 0.92 | 1.2 | nV/√Hz | |--------------------------------------|------|------|-----|--------| | Differential Input Resistance (min.) | 514R | 500 | 620 | Ω | | | 514 | 3.2 | 6.1 | ΚΩ | Tj=25°C Tj=135°C UNITS #### **APPLICATIONS INFORMATION (continued)** - 1 An external resistor, RCT, given by; RCT≤130 (40/lw) where lw is the zero peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1 2. Damping resistors not required on CS-514R versions. - 3. Limit DC current from RDX and RDY to 100 µA and load capacitance to 20pF. In multi-chip application these outputs can be wire-or'd. - 4. The power bypassing capacitor must be located close to the device with its ground returned directly to device ground, with as short a path as possible. - 5. To reduce ringing due to stray capacitance this resistor should be located close to the device. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be #### **PIN CONNECTIONS** CS 1 24 H\$0 GND 2 23 HS1 нох WDI HOY VDD1 5 20 VDD2 H1X H1Y 6 19 VCT 514-4 514R-4 18 H3X H2X 7 17 H3Y H2Y 8 R/W 9 16 NC WC 10 15 NC RDX 11 14 WUS RDY 12 13 VCC 18-LEAD SO 24-LEAD SO 28-LEAD SO 28-LEAD PLCC #### THERMAL CHARACTERISTICS | PACKAGE | | Øja | |---------|------|---------| | 18-LEAD | SO | 100°C/W | | 24-LEAD | so | 85°C/W | | 28-LEAD | so | 80°C/W | | 28-LEAD | PLCC | 65°C/W | #### ORDERING INFORMATION | PART NUMBER | DESCRIPTION | |-------------------------------|--------------| | CS-514-2DW | 18 lead SO | | CS-514-4DW | 24 lead SO | | CS-514-6DW | 28 lead SO | | CS-514-6FN | 28 lead PLCC | | with internal damping resisto | ors | | CS-514-2RDW | 18 lead SO | | CS-514-4RDW | 24 lead SO | | CS-514-6RDW | 28 lead SO | | CS-514-6RFN | 28 lead PLCC | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: # CSC SHARMS ## **READ DATA PROCESSOR** #### DESCRIPTION The CS-541 is a bipolar integrated circuit that provides all data processing necessary for detection and qualification of MFM or RLL encoded read signals. The circuit will handle data rates up to 15 Megabits/sec. In read mode the CS-541 provides amplification and qualification of head preamplifier outputs. Pulse qualification is achieved using level qualification of differentiated input zero crossings. An AGC amplifier is used to compensate for variations in head preamp output levels, Presenting a constant input level to the pulse qualification circuitry. The AGC loop can be disabled so that a constant gain can be used for embedded servo decoding or other processing needs. In write mode the circuitry is disabled and the AGC gain stage input impedance switched to a lower level to allow fast setting of the input coupling capacitors during a write to read transition. The CS-541 requires +5V and +12V power supplies and is available in a 24 pin DIP and a 28 pin PLCC. #### **FEATURES:** - Level qualification supports high resolution MFM and RLL encoded data retrieval - Wide bandwidth AGC input amplifier - Supports data rates up to 15 megabits/sec - Standard 12V ±10% and 5V ±10% supplies - Supports embedded servo pattern decoding - Write to read transient suppression - Fast and slow AGC attack regions for fast transient recovery Cherry Semiconductor Corporation, 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telex WUI 6817157 #### **PIN CONNECTIONS** #### 24-Pin PDIP #### PIN DESCRIPTION | PIN NAME | DESCRIPTION | |------------|------------------------------------------------------------| | vcc | 5 volt power supply | | VDD | 12 volt power supply | | AGND, DGND | Analog and Digital ground pins | | R/WB | TTL compatible read/write control pin | | IN+, IN- | Analog signal input pins | | OUT+, OUT- | AGC Amplifier output pins | | ВҮР | The AGC timing capacitor is tied between this pin and AGND | | HOLDB | TTL compatible pin that holds the AGC gain when pulled low | | AGC | Reference input voltage level for the AGC circuit | | DIN+, DIN- | Analog input to the hysteresis comparator | | PIN NAME | DESCRIPTION | |------------|------------------------------------------------------------------------| | HYS | Hysteresis level setting input to the hysteresis comparator | | LEVEL | Provides rectified signal level for input to the hysteresis comparator | | DOUT | Buffered test point for monitoring the flip-<br>flop D input | | CIN+, CIN- | Analog input to the differentiator | | DIF+, DIF- | Pins for external differentiating network | | соит | Buffered test point for monitoring the clock input to the flip-flop | | os | Connection for read output pulse width setting capacitor | | RD | TTL compatible read output | #### **ABSOLUTE MAXIMUM RATINGS\*** | 5V Supply Voltage, VCC6V | |--------------------------------------------------------------------| | 12V Supply Voltage, VDD14V | | Storage Temperature65° to 150°C | | Lead Temperature260°C | | $R/\overline{W}$ , IN+, IN-, HOLS0.3V to VCC + 0.3V | | RD0.3 to VCC + 0.3V or + 12mA | | All others0.3V to VCC + 0.3V | | *Operation above these rating may cause permanent damage to device | | R/WB | HOLDB | MODE | |------|-------|--------------------------------------------------------------------------------------------------------------| | 1 | 1 | READ — Read amp on, AGC active, Digital section active | | 1 | 0 | HOLD — Read amp on, AGC gain held constant, Digital section active | | 0 | Х | WRITE — AGC gain switched to max-<br>imum, Digital section inactive, common<br>mode input resistance reduced | #### **ELECTRICAL CHARACTERISTICS:** Unless otherwise specified $4.5V \le VCC \le 5.5V$ , $10.8V \le VDD \le 13.2V$ , $25C \le T_j \le 135C$ | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS | |-------------------------|-----------------------------|------|------|------|-------| | POWER SUPPLY | | | | | | | ICC—VCC Supply Current | Outputs unloaded | | | 14 | mA | | IDD—VDD Supply Current | Outputs unloaded | | _ | 70 | mA | | Pd—Power Dissipation | Outputs unloaded, Tj = 135C | | _ | 730 | mW | | LOGIC SIGNALS | | | | | | | VIL-Input Low Voltage | | -0.3 | | 0.8 | V | | VIH—Input High Voltage | | 2.0 | | | V | | IIL—Input Low Current | VIL = 0.4V | 0.0 | _ | -0.4 | mA | | IIH—Input High Current | VIL = 2.4V | | | 100 | μΑ | | VOL-Output Low Voltage | IOL = 4.0mA | | _ | 0.4 | V | | VOH-Output High Voltage | IOH = -400μA | 2.4 | _ | _ | V | **ELECTRICAL CHARACTERISTICS: (CONTINUED)** Unless otherwise specified 4.5V $\leq$ VCC $\leq$ 5.5V, 10.8V $\leq$ VDD $\leq$ 13.2V, 25C $\leq$ Tj $\leq$ 135C | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS | |------------------------------------------|----------------------------------------------------------------|------|------|------|-------| | MODE CONTROL | | | | | | | Read to Write Transition Time | - | | | 1.0 | μS | | Write to Read Transition Time | AGC settling not included, transition to high input resistance | 1.2 | _ | 3.0 | μS | | Read to Hold Transition Time | | _ | | 1.0 | μS | | WRITE MODE | | | | | | | Common Mode Input Impedance (both sides) | R/WB Pin = low | _ | 250 | | Ω | #### **READ MODE** Voltage vs V(DIN+ --DIN-) LEVEL Pin Max Output Current LEVEL Pin Output Resistance DOUT Pin Output Low Voltage DOUT Pin Output High Voltage AGC Amplifier Unless otherwise specified IN+ and IN- are AC coupled, OUT+ and OUT- are loaded differentially with 600Ω and each side is loaded with >10pf to GND, a 2000pf capacitor is connected between BYP and GND, OUT+ is AC coupled to DIN+, OUT- is AC coupled to DIN-, AGC pin voltage is 2.2 VDC. | COT-15 AC Coupled to DIN-, AGC | pili voltage is 2.2 VDO. | | | | | |----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|-------------|------|------------| | Differential Input Resistance | V(IN+IN-) = 100 mVpp @ 2.5MHz | | 5K | | Ω | | Differential Input Capacitance | V(IN+IN-) = 100 mVpp @ 2.5MHz | | L | 10 | pF | | Common Mode Input Impedance (both sides) | R/WB pin high<br>R/WB pin low | | 1.8<br>0.25 | | ΚΩ<br>ΚΩ | | Gain Range | 1.0Vpp≤V(OUT+OUT-) = 2.5 Vpp | 4.0 | | 83 | V/V | | Input Noise Voltage | Gain set to maximum | | | 30 | nV/√Hz | | Bandwidth | Gain set to maximum -3dB point | 30 | | | MHz | | Maximum Output Voltage Swing | | 3.0 | | | Vpp | | OUT+ to OUT- Pin Current | No DC path to GND | ±3.2 | | | mA | | Output Resistance | | 13 | | 32 | Ω | | Ouput Capacitance | | | | 15 | pF | | (Din+DIN-) Input Voltage<br>Swing VS AGC Input Level | $30mVpp \le V(IN+IN-) \le 550mVpp$<br>$0.5Vpp \le V(DIN+DIN-) \le 1.5Vpp$ | 0.37 | | 0.56 | Vpp/V | | (Din+DIN-) Input Voltage<br>Swing Variation | 30mVpp V(lN+lN-) ≤550mVpp<br>AGC Fixed, over supply & temp. | | | 8 | % | | Gain Decay time (Td) | Vin = 300mVpp>150mVpp at<br>2.5MHz, Vout to 90% of final value<br>Fig. 1a | | 50 | | μS | | Gain Attack Time (Ta) | From Write to Read transition to<br>Vout at 110% of final value<br>Vin = 400mVpp @ 2.5MHz. Fig. 1B | | 4 | | μS | | Fast AGC Capacitor Charge<br>Current | V(DIN+ = DIN-) = 1.6V<br>V(AGC) = 2.2V | 1.3 | | 2.0 | mA | | Slow AGC Capacitor Charge<br>Current | V(DIN+DIN-) = 1.6V<br>Vary V(AGC) until slow discharge | 0.14 | | 0.22 | mA | | Fast to Slow Attack Switchover Point | V(DIN+DIN-)<br>V(DIN+DIN-) Final | | 1.25 | | | | AGC Capacitor Discharge<br>Current | V(DIN+DIN-) = 0.0V<br>Read Mode<br>Hold Mode | -0.2 | 4.5 | +0.2 | μA<br>μA | | CMRR (Input Referred) | V(IN+) = V(IN-) = 100mVpp<br>@ 5MHz, gain at max. | 40 | | | dB | | PSRR (Input Referred) | VCC or VDD = 100mVpp<br>@ 5MHz, gain at max | 30 | | | dB | | YSTERESIS COMPARATOR | | | | | | | Input Signal Range | | | | 1.5 | Vpp | | Differential Input Resistance | V(DIN+DIN-) = 100mVpp@ 2.5MHz | 5 | | 11 | ΚΩ | | Differential Input Capacitance | V(DIN+DIN-) = 100mVpp@ 2.5MHz | | | 6.0 | pF | | Common Mode Input Impedance | (both sides) | | 2.0 | | ΚΩ | | Comparator Offset Voltage | HYS pin at GND, $\leq$ 1.5KΩ across DIN+, DIN- | | | 10 | m∨ | | Peak Hysteresis Voltage vs HYS<br>pin voltage (input referred) | At DIN+, DIN- pins<br>1V < V (HYS) < 3V | 0.16 | | 0.25 | V/V<br>V/V | | HYS Pin Input Current | 1V < V (HYS) < 3V | 0.0 | | -20 | μΑ | | Level Pin Output | 0.6 < V (DIN+DIN-) < 1.3Vpp | 1.5 | | 2.5 | V/Vpp | 3.0 VDD-4.0 VDD-2.5 180 VDD-2.8 VDD-1.8 mΑ Ω $10K\Omega$ from LEVEL pin to GND I(LEVEL) = 0.5mA 0.0≤IOL≤0.5mA 0.0≤IOH≤0.5mA #### **ACTIVE DIFFERENTIATOR** | PARAMETER | TEST CONDITIONS | MIN. | NOM. | MAX. | UNIT | |--------------------------------------------------|-------------------------------------------------------------------------------------|------|---------|------|------| | | | | | | | | Input Signal Range | | | | 1.5 | Vpp | | Differential Input Resistance | V(CIN+CIN-) = 100mVpp<br>@ 2.5MHz | 5.8 | | 11.0 | ΚΩ | | Differential Input Capacitance | V(CIN+CIN-) = 100mVpp<br>@ 2.5MHz | | | 6.0 | pF | | Common Mode Input Impedance | (both sides) | | 2.0 | | ΚΩ | | Voltage Gain From<br>CIN+/- to DIF +/- | R(DIF+ to DIF-)<br>= 2 KΩ | 1.7 | | 2.2 | V/V | | DIF+ to DIF- Pin current | Differentiator Impedance must be set so as not to clip signal at this current level | ±1.3 | | | mA | | Comparator Offset Voltage | DIF+, DIF = AC Coupled | | | 10.0 | mV | | COUT Pin Ouput Low Voltage | 0.0 ≤ IOH ≤ 0.5 mA | | VDD-3.0 | | V | | COUT Pin Ouput Pulse Voltage<br>V(high) - V(low) | 0.0 ≤ IOH ≤ 0.5 mA | | +0.4 | | V | | COUT Pin Output Pulse Width | 0.0 ≤ IOH ≤ 0.5 mA | | 30 | | nS | OUTPUT DATA CHARACTERISTICS (REF. FIG. 2) Unless otherwise specified V(CIN+-CIN-)=V(DIN+-DIN-)=1.0Vpp AC coupled since wave at 2.5MHz differentiating network between DIF+ and DIF- is $100\Omega$ in series with 65pF, V(Hys)=1.8DC, a 60pF capacitor is connected between OS and VCC, RD- is loaded with a $4K\Omega$ resistor to VCC and a 10pF capacitor to GND. | D-Flip-Flop Set Up Time (Td1) | Min delay from V(DIN+ DIN-) exceeding threshold to V(DIF+ - DIF-) reaching a peak | 0 | _ | _ | nS | |-----------------------------------|-----------------------------------------------------------------------------------|---|---|-----|----| | Propagation Delay (Td3) | | | | 110 | nS | | Output Data Pulse Width Variation | Td5 = 670 Cos, 50 pF $\leq$ Cos $\leq$ 200 pF | | | ±15 | % | | Logic Skew Td3—Td4 | | | = | 3 | nS | | Output Rise Time | VOH = 2.4V | | _ | 14 | nS | | Output Fall Time | VOL = 0.4V | | _ | 18 | nS | #### **AGC TIMING DIAGRAM** #### **TIMING DIAGRAM** #### TYPICAL READ/WRITE ELECTRONICS SET UP (component values, where given, are in a 5MB/sec system) NOTE: Circuit traces for the 12V bypass capacitor and the AGC hold capacitor should be as short as possible with both capacitors returned to the Analog Ground pin. Fig. 3 #### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|--------------| | CS-541FN | 28 Lead PLCC | | CS-541N | 24 Lead PDIP | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: ### 2-CHANNEL FLOPPY DISK READ/WRITE CIRCUIT #### DESCRIPTION The CS-570 is an integrated circuit which performs the functions of generating write signals and amplifying and processing read signals required for a double sided floppy disk drive. The write data circuitry includes switching differential current drivers and erase head drive is with programmable delay and hold times. The read data circuitry includes low noise amplifiers for each channel as well as a programmable gain stage and necessary equalization and filtering capability using external passive components. All logic inputs and outputs are TTL compatible and all timing is externally programmable for maximum design flexibility. The circuit operates on +12 volt and +5 volt power supplies and is available in 28 pin plastic DIP and QUAD packages. The CS-570 combined with the CS-279 provides a complete twochip floppy disk drive control. #### **BLOCK DIAGRAM** #### **FEATURES:** - Single chip read/write amplifier and read data processing function. - Compatible with 8", 51/4", and 31/2" drives. - Internal write and erase current sources. externally set. - Internal center tap voltage source. - Contol signal are TTL compatible. - Schmitt trigger inputs for higher noise immunity on bussed control signals. power supplies. - TTL selectable write current boost. Operates on +12 volt and +5 volt - High gain, low noise, low peak shift (0.3% Typ) read processing circuits. #### PIN CONNECTIONS #### **Circuit Operation** #### WRITE MODE CIRCUITRY In Write Mode ( $R/\overline{W}$ low), the circuit provides controlled write and erase currents to either of two magnetic heads. The Write-Erase circuitry consists of two differential Write Current Drivers, a Center Tap Voltage Reference, two Erase Current Switches and control circuits for head selection and erase timing. Write current is toggled between opposing sides of the head on each negative transition of the Write Data Input (WDI) and is set externally by a single resistor, RW, connected between the RW terminal and ground. Since driver output impedance is large, proper damping resistors must be provided across each head. A signal at the CB terminal provides write current boost. Erase current is also set externally through resistors REC connected in series with each erase coil. Erase can be activated by, but delayed from, selection of the write mode, and is held active after mode deselection. The turnon delay is determined by the charging of CE through RED, while the hold time is determined by the discharge of CE through the series combination of RED and REH (see connection diagram). The RECE node may be driven directly by a logic gate, with external resistors per fig. 4, if the erase period is to be controlled separately from the write mode selection. For applications where no delays are required, CE is omitted. The Center Tap Voltage Reference supplies both write and erase currents. A Power Turn-On protection circuit prevents undesired writing or erasure by holding the voltage reference off until the supply voltages are within their operating ranges. #### **READ MODE CIRCUITRY** In the Read Mode (R/ $\overline{W}$ high), the circuit performs the functions of amplifying and detecting the selected head output pulses which correspond to magnetic transitions in the media. The Read circuitry consists of two differential Preamplifiers, a Summing Amplifier, a Postamplifier, an Active Differentiator, a Zero-Crossing Detector, a Time Domain Filter, and an Output One-Shot. The selected Preamplifier drives the Summing Amplifier whose outputs are AC coupled to the Postamplifier through an external filter network. The Postamplifier adjusts signal amplitudes prior to application of signals to the Active Differentiator. Postamplifier gain is set as required by connecting a resisitor across the gain terminals, G1 and G2. If desired, an additional frequency/phase compensation network may also be connected across these gain terminals. The Differentiator, driven by the Postamplifier, provides zero-crossing output voltages in response to input signal peaks. Differentiator response characteristics are set by an external capacitor or more complex series network connected between the D1 and D2 terminals. The Zero-Crossing Detector provides a unipolar output for each positive or negative zero-crossing of the Differentiator output. To enhance signal peak detection, the Time Domain Filter inhibits the detection of zero-crossings if they are not sufficiently separated in time. The filter period is set by an external RC network connected to the TD pin. The Time Domain Filter drives the output One-Shot which generates uniform output data pulses. The pulse width is set by an external RC network connected to the PW pin. The Output One-Shot is inhibited while in the Write Mode. #### **ABSOLUTE MAXIMUM RATINGS** | 5V Supply Voltage, VCC | 7V | |-------------------------------------|------------------------------------------| | 12V Supply Voltage, VDD | | | Storage Temperature | | | Ambient Operating Temperature | 0°C to +70°C | | Junction Operating Temperature | 0°C to +130°C | | Logic Input Voltage | 0.5V <sub>dc</sub> to 7.0V <sub>dc</sub> | | Lead Temperature (soldering, 10sec) | 260°C | | Power Dissipation | 800mW | **ELECTRICAL SPECIFICATIONS:** Unless otherwise stated:4.75V $\leq$ V<sub>CC</sub> $\leq$ 5.25V; 11.4V $\leq$ V<sub>DD</sub> $\leq$ 12.6V; 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C; R<sub>W</sub> = 430Ω; R<sub>ED</sub> = 62kΩ; C<sub>E</sub> = 0.012 μF; R<sub>EH</sub> = 62kΩ; R<sub>EC</sub> = 220Ω | PARAMETER | TEST CONDITIONS | MIN. | MAX. | UNITS | |-------------------------------------|-----------------------------------------------|------|------|-------| | POWER SUPPLY CURRENTS | | | | | | I <sub>CC</sub> — 5V Supply Current | Read Mode | | 35 | mA | | | Write Mode | 1 - | 38 | mA | | IDD — 12V Supply Current | Read Mode | | 26 | mA | | | Write Mode (excluding Write & Erase currents) | | 24 | mA | #### LOGIC SIGNALS - READ/WRITE (R/W), CURRENT BOOST (CB) | Input Low Voltage (VIL) | Time to the second seco | | 0.8 | ٧ | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----| | Input Low Current (IIL) | VIL = 0.4V | | -0.4 | mA | | Input High Voltage (VIH) | | 2.0 | | V | | Input High Current (IIH) | ViH = 2.4V | | 20 | ш | # **ELECTRICAL SPECIFICATIONS** (CONTINUED): Unless otherwise stated:4.75V $\leq$ V<sub>CC</sub> $\leq$ 5.25V; 11.4V $\leq$ V<sub>DD</sub> $\leq$ 12.6V; 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C; R<sub>W</sub> = 430Ω; R<sub>ED</sub> = 62kΩ; C<sub>E</sub> =0.012 $\mu$ F; R<sub>EH</sub> = 62kΩ; R<sub>EC</sub> = 220Ω | PARAMETER | TEST CONDITIONS | MIN. | MAX. | UNITS | |--------------------------------------|---------------------------------------------------|----------|----------|-------| | OGIC SIGNALS — WRITE DATA IN | PUT (WDI), HEAD SELECT (HS0/HS1) | | | | | Threshhold Voltage, V <sub>T</sub> + | | 1.4 | 1.9 | V | | Positive — going | | | | | | Threshold Voltage, V <sub>T</sub> - | | 0.6 | 1.1 | V | | Negative — going | | | | | | Hysteresis, VT + to VT- | | 0.4 | _ | V | | Input High Current, IIH | VIH = 2.4V | | 20 | μA | | Input Low Current, IIL | VIL =0.4V | | -0.4 | mA | | ENTER TAP VOLTAGE REFERENC | E | | | | | Output Voltage (VCT) | IWC + IE = 3mA to 60mA | VDD-1.5 | VDD5 | ٧ | | VCC Turn-Off Threshold | (See Note 1) | 4.0 | | V | | VDD Turn-Off Threshold | (See Note 1) | 9.6 | _ | V | | VCT Disabled Voltage | | _ | 1.0 | V | | RASE OUTPUTS (E1, E0) | | | | _ | | Unselected Head Leakage | V <sub>FO</sub> , V <sub>F1</sub> = 12.6V | _ | 100 | μΑ | | Output on Voltage (VE1, VEO) | IE = 50mA | _ | 0.5 | V | | RITE CURRENT | | | | | | Unselected Head Leakage | VE1, VE0 = 12.6V | | 25 | μ | | Write Current Range | RW = $820\Omega$ to $180\Omega$ | 3 | 10 | mA | | Current Reference Accuracy | IWC = 2.3/RW | -5 | +5 | % | | | VCB (current boost) =0.5V | _ | | | | Write Current Unbalance | IWC = 3mA to 10mA | | 1.0 | % | | Differential Head Voltage Swing | ΔIWC ≤5% | 12.8 | _ | Vpk | | Current Boost | VCB = 2.4V | 1.25 IWC | 1.35 IWC | _ | | RASE TIMING | | | | | | Erase Delay Range | RED = $39k\Omega$ to $82k\Omega$ ; | 0.1 | 1.0 | msec | | | $C_E = 0.0015 \mu\text{F}$ to $0.043 \mu\text{F}$ | | | | | Erase Delay Accuracy | TED = 0.69REDCE | -15 | +15 | % | | ΔTED <sub>x</sub> 100% | RED = $39k\Omega$ to $82k\Omega$ ; | | | l | | TED | CE = $0.0015 \mu\text{F}$ to $0.043 \mu\text{F}$ | | <u> </u> | | | Erase Hold Range | REH + RED = $78k\Omega$ to $164k\Omega$ ; | 0.2 | 2.0 | msec | | | CE = 0.0015 MF to 0.043 MF | | | l | | Erase Hold Accuracy | TEH = 0.69 (REH + RED) CE | -15 | +15 | % | | ΔTEH <sub>x 100%</sub> | REH = REH = $78k\Omega$ to $164k\Omega$ ; | | l | | | TEH * 100% | CE = $0.0015 \mu\text{F}$ to $0.043 \mu\text{F}$ | | l . | | ELECTRICAL SPECIFICATIONS: Unless otherwise stated: V<sub>IN</sub> (Preamplifier) = 10mVp-p sine wave, dc coupled to center tap. (See figure 1). Summing Amplifier Load =2kΩ line-line, ac coupled. V<sub>IN</sub> (Postamplifier) =0.2Vp-p sine wave, ac coupled; R<sub>G</sub> = open; Data Pulse Load = 1kΩ to Vcc; C<sub>D</sub> = 240pF; C<sub>TD</sub> = 100pF; R<sub>TD</sub> =7.5k $\Omega$ ; CpW = 47 pF; RpW = 7.5k $\Omega$ . #### PREAMPLIFIER — SUMMING AMPLIFIER | Differential Voltage Gain | Freq. = 250kHz | 85 | 115 | V/V | |------------------------------|-------------------------------------|-----|------|------| | Bandwidth (-3 dB) | | 3 | _ | MHz | | Gain Flatness | Freq. = dc to 1.5MHz | | ±1.0 | dB | | Differential Input Impedance | Freq. = 250kHz | 20 | | kΩ | | Max. Differential Output | V <sub>IN</sub> = 250kHz sine wave, | 2.5 | | Vp-p | | Voltage Swing | THD ≤ 5% | | | | | Small Signal Differential | $I_O \le 1.0 \text{mAp-p}$ | | 75 | Ω | | Output Resistance | | | ł | i . | #### **ELECTRICAL SPECIFICATIONS (CONTINUED)** PARAMETER | FANAMETER | TEST COMPITIONS | | MAA. | dB dB dB dB dB dB dB dB | |------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------|-------------|---------------------------------------| | REAMPLIFIER — SUMMING AMPI | LIFIER (CONTINUED) | | | | | Common Mode Rejection Ratio | V <sub>IN</sub> = 300mVp-p @ 500kHz. Inputs shorted. | 50 | <u> </u> | dB | | Power Supply Rejection Ratio | $\Delta V_{DD} = 300 \text{mVp-p} @ 500 \text{kHz}$ | 50 | | dB | | | Inputs shorted to VCT | | | ł | | Channel Isolation | Unselected Channel V <sub>IN</sub> = 100mVp-p | 40 | | dB | | | 500kHz. Selected channel input connected | 1 | ł | 1 | | | to VCT | | | | | Equivalent Input Noise | Power BW = 10kHz to 1MHz | | 10 | //Vrms | | | Inputs shorted to V <sub>CT</sub> | 1 | | " | | Center Tap Voltage, VCT | | 1.5 | (typ) | $\top$ | | | | | | | | OSTAMPLIFIER — ACTIVE DIFFEI | | | | | | Ao, Differential Voltage Gain | Freq. = 250kHz | 8.5 | 11.5 | V/V | | +IN, -IN to D1, D2 | (See Figure 2) | ļ | | | | Bandwidth(-3 dB | $C_D = 0.1 \mu F, R_D = 2.5 k\Omega$ | 3 | _ | MHz | | +IN, -IN to D1, D2 | <u> </u> | | | | | Gain Flatness | Freq. = dc to 1.5 MHz | J – | ±1.0 | dB | | +IN, -IN to D1, D2 | $C_D = 0.1 \ \mu F, R_D = 2.5 k\Omega$ | L | | | | Max. Differential Output | V <sub>IN</sub> = 250kHz sine wave, ac coupled. | 5.0 | _ | Vp-p | | Voltage Swing | ≤5% THD in voltage across C <sub>D</sub> . | 1 | | 1 | | | (See Figure 2) | Ĺ | | 1 | | Max. Differential Input Voltage | V <sub>IN</sub> = 250kHz sine wave, ac coupled. | 2.5 | | Vp-p | | . 3- | ≤5% THD in voltage across C <sub>D</sub> . R <sub>G</sub> = 1.5kΩ | 1 | | 1 ' " | | Differential Input Impedance | 1 | 10 | 1 - | kΩ | | Gain Control Accuracy | $A_{R} = A_{O}R_{G}/(8 \times 10^{3} + R_{G})$ | -25 | +25 | | | • | $R_G = 2k\Omega$ | | | " | | ΔAR<br>AR × 100% | ··· -··· | ł | 1 | 1 | | Threshold Differential | Min. differential input voltage at post amp that | | 3.7 | mVn-n | | Input Voltage. (See Note 2) | results in a change of state at RDP. | I | ] " | "'VP-P | | input voitage. (See Note 2) | | ł | 1 | 1 | | | $V_{IN}$ = 250kHz square wave, $C_D$ = 0.1 $\mu$ F, | 1 | | | | | $R_D = 500\Omega$ , $T_R$ , $T_F \le 0.2 \mu\text{sec.}$ | 1 | | 1 | | | No overshoot; Data Pulse from each V <sub>IN</sub> | l | ] | 1 | | | transition. (See Figure 3) | + | <del></del> | <del> </del> | | Peak Differentiator Network | | 1.0 | _ | mA | | Current | L | L | | | | ME DOMAIN FILTER | | | | | | Delay Accuracy | $T_{TD} = 0.58 R_{TD} \times (C_{TD} + 10^{11}) + 50 \text{nsec},$ | -15 | +15 | % | | $\frac{\Delta T_{TD}}{T_{TD}}$ x 100% | $R_{TD} = 5k\Omega$ to $10k\Omega$ , $C_{TD} \ge 56pF$ | ł | 1 | | | T <sub>TD</sub> × 100% | V <sub>IN</sub> = 50m Vpp @ 250kHz square wave, | | | | | | T <sub>R</sub> , T <sub>F</sub> ≤20 nsec, ac coupled. Delay measured | | | | | | from 50% input amplitude to 1.5V Data Pulse. | | | | | Delay Range | T <sub>TD</sub> = 0.58 R <sub>TD</sub> x (C <sub>TD</sub> + 10 <sup>11</sup> ) + 50 nsec | 240 | 2370 | ns | | , <u> </u> | $R_{TD} = 5k\Omega$ to $10k\Omega$ | | | 1 | | | C <sub>TD</sub> = 56pF to 240pF | | | | | ATA PULSE | | | | | | Width Accuracy | Tpw = 0.58 Rpw x (Cpw +8 x 10 <sup>12</sup> ) +20nsec | -20 | +20 | 0% | | • | | ] -20 | 1 .20 | 70 | | $\frac{\Delta T_{PW}}{T_{PW}}$ × 100% Rpw = 5kΩ to 10kΩ<br>Cpw = ≥36pF | | | 1 | 1 | | PW | Cpw = ≥36pF | 1 | | | | | width measured at 1.5V amplitudes | <del> </del> | <b>———</b> | <del></del> | | Active Level Output Voltage | IOH = 400μA | 2.7 | <u> </u> | | | Inactive Level Output Leakage | IOL = 4mA | <u> </u> | 0.5 | | | Pulse Width | Tpw = 0.58 Rpw x (Cpw + 8 x 1012) +20nsec | 145 | 1225 | nS | | | Rpw = $5k\Omega$ to $10k\Omega$ | l | ł | J | | | Cpw = 36pF to 200 pF | | | | TEST CONDITIONS MIN. MAX. UNITS NOTES: 1. Voltage below which center tap voltage reference is disabled. 2. Threshold Differential input Voltage can be related to peak shift by the following formula: Peak Shift = 3.7mV #Vin x100% where Vin = peak to peak input voltage at post amplifier. Note that this formula demonstrates an inverse relationship between the input amplitude and the Peak Shift. # TEST SCHEMATICS FIGURE 4 #### **ORDERING INFORMATION** | DESCRIPTION | |--------------| | 28 Lead PLCC | | 28 Lead PDIP | | | # HIGH EFFICIENCY PRECISION SERVO CONTROLLER #### DESCRIPTION The CS-2017 is designed to reduce the power consumption and space required for closed-loop control of voice coil actuator motors in disc head positioning servos and other precision servos. The CS-2017 includes the current sense amplifier, bridge output power drive and the error amplifier The CS-2017 saves power by using a Class D (chopper) mode output drive during the high current "seek" operation. System dissipation is reduced by a factor of three providing higher reliability and easier heat management. During the lower current "tracking" operation, the amplifier switches to conventional Class B analog mode for noise-free data retrieval. A logic input selects the operation mode the bridge output stage is designed for minimum saturation voltage allowing efficient operation with single supply voltage from 4.5 to 20V. A low offset differential amplifier senses the output current in the bridge ground return and provides a proportional voltage added to the externally-generated common-mode reference voltage. This closes the loop and makes the servo amplifier a voltage in, current out system. The CS-2017 contains all of the control circuitry required for the application. This allows the circuit designer to select power transistors and catch diodes to meet the output voltage and current specifications of almost any application. External transistors also allow greater flexibility for thermal and space management. The CS-2017 is available in both 20L PDIP and 20L PLCC. #### **BLOCK DIAGRAM** #### **FEATURES:** - Low Saturation Voltage - Precision Current Sense Amplifier - Efficient Class D Switch Mode - Linear Class B Track Mode - Single Supply Operation 4.5 to 20V #### APPLICATIONS: - Winchester Disc Head Positioning Servo - 3.5" Disc Drive Servo - Galvo Motors - Robotics - DC Motor Controls #### PIN CONNECTIONS Dip Package (Top View) #### **PLCC Package** #### #### ELECTRICAL CHARACTERISTICS: T = T<sub>4</sub> = 25°C (Note 7) | DADA44555 | | VOLTS | | | T | TVD | MAY | | | |------------------|------------------------------------------------------|---------|------------|------------------|-----------------|------|------|------|-------| | | PARAMETER | MODE | <b>V</b> s | V <sub>REF</sub> | V <sub>IN</sub> | MIN. | TYP. | MAX. | UNITS | | ysten | n, Closed-Loop | _ | | | | | | | | | ĸ | Gain Constant,<br>lout/V <sub>IN</sub> , lout=±100mA | В | 12 | 5 | Note 1 | 0.85 | 1 | 1.15 | A/V | | los | Output Offset Current | В | 12 | 5 | 5 | -35 | 5 | 35 | mA | | | | В | 12 | 8 | 8 | -40 | 5 | 40 | mA | | | | В | 12 | 2 | 2 | -40 | 5 | 40 | mA | | | | В | 4.5 | 2 | 2 | -40 | 5 | 40 | mA | | | | В | 20 | 2 | 2 | -40 | 5 | 40 | mA | | | | В | 20 | 16 | 16 | -40 | 5 | 40 | mA | | | _ | Standby | 12 | 5 | 5 | -2 | 0 | 2 | mA | | la | Quiescent Supply Current | В | 12 | 5 | Open | | 25 | 50 | mA | | | | D | 12 | 5 | Open | | 20 | 50 | mA | | | | Standby | 12 | 5 | Open | | 12 | 25 | mA | | | | В | 20 | 5 | Open | | 40 | 100 | mA | | | | D | 20 | 5 | Open | | 25 | 100 | mA | | | | Standby | 20 | 5 | Open | | 20 | 50 | mA | | l <sub>out</sub> | Output Drive Current | В | 12 | 5 | Note 2 | 15 | 30 | | mA | | | | D | 12 | 5 | Note 2 | 45 | 60 | | mA | | Rout | Standby Output Resistance (Note 4) | Standby | 12 | 5 | Open | 1 | 4 | | kΩ | | I <sub>IH</sub> | Select High Current (20V) | В | 12 | 5 | 5 | | 0 | 10 | μΑ | | lμ | Select Low Current (0V) | D | 12 | 5 | 5 | | -10 | -200 | μΑ | | lμ | Oscillator Low Current (0.4V) | Standby | 12 | 5 | 5 | | -100 | -400 | μΑ | | IBREF | Reference Voltage Bias Current | Standby | 12 | 5 | Open | 0.2 | 0.6 | 1 | mA | | urren | t Sense Amplifier | | | | | | | | | | A3 | Current Sense Amp Gain,<br>Pin 9=±400mV | Standby | 12 | 5 | Open | 3.6 | 4 | 4.4 | V/V | | Voso | Current Sense Amp Output Offset | Standby | 12 | 5 | Open | -20 | 5 | 20 | mV | | | | Standby | 12 | 8 | Open | -30 | 5 | 30 | mV | | | | Standby | 12 | 2 | Open | -30 | 5 | 30 | mV | | | | Standby | 4.5 | 2 | Open | -30 | 5 | 30 | mV | | | | Standby | 20 | 2 | Open | -30 | 5 | 30 | mV | | | | Standby | 20 | 16 | Open | -30 | 5 | 30 | mV | | RVRR | Reference Voltage<br>Rejection Ratio | Standby | 20 | Note 5 | Open | 50 | 75 | | dB | | PSRR | Power Supply Rejection Ratio | Standby | Note 6 | 2 | Open | 50 | 75 | | dB | | MRR | Common-Mode<br>Rejection Ratio<br>Pin 8=Pin 9=±500mV | Standby | 12 | 5 | Open | 50 | 75 | | dB | | lout | Output Source Current | Standby | 12 | 5 | Open | +5 | +10 | | mA | | l <sub>o</sub> | Input Current | Standby | 12 | 5 | Open | 0.2 | 0.6 | 1 | mA | #### ELECTRICAL CHARACTERISTICS: (Continued) T<sub>j</sub>=T<sub>A</sub>=25°C (Note 7) | | PARAMETER | VOLTS | | | | | | | | |--------|--------------------------------------------------|--------|---------------------------|------------------|-----------------|------|------|-------------------|-------| | | | MODE | Vs | V <sub>REF</sub> | V <sub>IN</sub> | MIN. | TYP. | MAX. | UNITS | | rror A | mplifier | | | | | | | | | | Vos | Offset Voltage | В | 12 | 5 | Open | -10 | 2 | 10 | mV | | | | В | 12 | 8 | Open | -10 | 2 | 10 | mV | | | | В | 12 | 2 | Open | -10 | 2 | 10 | mV | | | | В | 4.5 | 2 | Open | -10 | 2 | 10 | mV | | | | В | 20 | 2 | Open | -10 | 2_ | 10 | mV | | | | В | 20 | 16 | Open | -10 | 2 | 10 | mV | | RVRR | Reference Voltage<br>Rejection Ratio | В | 20 | Note 5 | Open | 50 | 75 | | dB | | PSRR | Power Supply Rejection Ratio | В | Note 6 | 2 | Open | 50 | 75 | | dB | | Гоит | Output Current | В | 12 | 5 | Open | ±5 | ±20 | | mA | | | Amplifier Driver Amp Gain, | T . | Ι | I . | | | T | T | 1 | | A2 | lour=±750mA | В | 12 | 5 | Note 1 | 10 | 17 | 20 | V/V | | foec | Switching Frequency,<br>l <sub>out</sub> =±500mA | D | 12 | 5 | Note 1 | 20 | 30 | 40 | kHz | | | Duty Cycle, lour=±500mA | D | 12 | 5 | Note 1 | 35 | 45 | 55 | % | | Vs | Supply Voltage<br>Operating Range | Guaran | Guaranteed by above tests | | | 4.5 | 12 | 20 | v | | VREF | Reference Operating Range | Guaran | teed by abov | e tests | | 2 | 5 | V <sub>s</sub> -4 | V | Note 1: VIN is adjusted to set IOUT. Note 2: $V_{IN}$ =2V for $I_{OUT}$ < 0A, and $V_{IN}$ =8V for $I_{OUT}$ > 0A. Note 3: $2.5V < V_{REF} < 16V$ . Note 4: Vout=Vs/2. Note 5: $2V < V_{REF} < 16V$ . Note 6: $4.5V < V_S < 20V$ . Note 7: Mode B is forced with pin 6=2.0V and pin 7 open. Mode D is forced with pin 6=0.6V and pin 7 open. Standby is forced with pin 6=0.6V and pin 7=0.4V. #### **ORDERING INFORMATION** | Part Number | Temp. Range | Description | |-------------|--------------|--------------| | CS-2017N | -25 to +85°C | 20 Lead PDIP | | CS-2017FN | -25 to +85°C | 20 Lead PLCC | Our Sales Representative in Your Area is: 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 | General Information | | |----------------------------|------------| | Quality Assurance | | | Memory Management Circuits | | | Power Supply Circuits | 4 | | Motor Control Circuits | | | Automotive Circuits | 1 - 20 × 1 | | Sensor Circuits | | | Packaging Information | 10.0 | | Semicustom Bipolar Arrays | | | Custom Circuits | | CS-593C CS-594C CS-595C ### PULSE WIDTH MODULATOR CONTROL CIRCUIT WITH OUTPUT CONTROL FOR S-E or P-P OPERATION #### DESCRIPTION CS-593, CS-594 and CS-595 incorporate all the functions required in the construction of a PWM power supply control circuit. The CS-593 contains an on-chip 5V precision reference, an error amplifier, a current-limit sense amplifier, adjustable oscillator, dead-time control comparator, pulse steering flip-flop, and output control circuitry. The uncommitted output transistors provide either common-emitter or emitter-follower output capability. Single-ended or push-pull output operation may be selected by means of the output control function. The architecture of the CS-593 prohibits the possibility of either output being pulsed twice during push-pull operation. The internal error amplifier exhibits a common-mode voltage range from 0.3 volt to Vcc -2 volts. The current limit sense amplifier has an 80 millivolt offset in series with the inverting input, eliminating the need for external components. The dead time comparator has a fixed offset that provides approximately 5% dead time unless externally altered. The on-chip oscillator may be by-passed by terminating $R_{T}$ (pin 6) to the reference output and providing a sawtooth input to $C_{T}$ (pin 5), or it may be used to drive the common CS-593 circuitry and provide a sawtooth input for associated control circuitry in synchronous multiple-rail power supplies. The CS-594 provides the same functions as the CS-593, except for the current-limit amplifier. The CS-594 contains two error amplifiers for design flexibility. Both of these internal amplifiers exhibit a common-mode voltage range of 0.3 volt to Vcc -2 volts. The rest of the functions are identical in both devices. The CS-595 provides the same functions found in the CS-594, but in addition contains an on-chip 39-volt zener diode for applications where Vcc is greater than 40 volts. The CS-595 also incorporates an output steering control that overrides the internal control of the pulse-steering flip-flop. #### **FEATURES:** - Dual 200mA Outputs - High Performance Current Limit (CS-593) - Two Error Amplifiers for Design Flexibility (CS-594/595) - Adjustable Dead-time - Under Voltage Lockout - Double Pulse Inhibit - Stable 5V ±1% Reference - External Control of Output Steering (CS-595) - Output Control for Single-Ended or Push-pull Operation - On-chip 39V Zener for Operation at Vcc > 40V (CS-595) #### PIN CONNECTIONS CS-593/594 #### **CIRCUIT OPERATION** The CS-593/4/5 are fixed-frequency pulse width modulation control circuits, incorporating the primary building blocks required for the control of a switching power supply. An internal-linear sawtooth oscillator is frequency-programmable by two external components, $R_T$ and $C_T$ . The oscillator frequency is determined by: $$f_{\rm osc} \approx \frac{1.1}{R_T \bullet C_T}$$ Output pulse width modulation is accomplished by comparison of the positive sawtooth waveform across capacitor $C_T$ to either of two control signals. The NOR gates, which drive output transistors Q1 and Q2, are enabled only when the flip-flop clock-input line is in its low state. This happens only during that portion of time when the sawtooth voltage is greater than the control signals. Therefore, an increase in control-signal amplitude causes a corresponding linear decrease of output pulse width. The control signals are external inputs that can be fed into the dead-time control, the error amplifier inputs, or the feedback input. The dead-time control comparator has an effective 120 mV input offset which limits the minimum output dead time to approximately the first 4% of the sawtooth-cycle time. This would result in a maximum duty cycle on a given output of 96% with the output control grounded, and 48% with it connected to the reference line. Additional dead-time may be imposed on the output by setting the dead-time control input to a fixed voltage, ranging between 0 to 3.3V The pulse width modulator comparator provides a means for the error amplifiers to adjust the output pulse width from the maximum percent on-time, established by the dead-time control input, down to zero, as the voltage at the feedback pin varies from 0.5 to 3.5 V. Both error amplifiers have a common-mode input range from 0.3 V to ( $V_{cc}$ -2V), and may be used to sense power-supply output voltage and current. The error-amplifier outputs are active high and are ORed together at the non-inverting input of the pulse-width modulator comparator. With this configuration, the amplifier that demands minimum output on time, dominates control of the loop. When capacitor $C_T$ is discharged, a positive pulse is generated on the output of the dead-time comparator, which clocks the pulse steering flip-flop and inhibits the output transistors, Q1 and Q2. With the output-control connected to the reference line, the pulse steering flip-flop directs the modulated pulses to each of the two output transistors alternately for push-pull operation. The output frequency is equal to half that of the oscillator. Output drive can also be taken from Q1 or Q2, when single-ended operation with a maximum on-time of less than 50% is required. This is desirable when the output transformer has a ringback winding with a catch diode used for snubbing. When higher output-drive currents are required for single-ended operation, Q1 and Q2 may be connected in parallel, and the output-mode pin must be tied to ground to disable the flip-flop. The output frequency will now be equal to that of the oscillator. The CS-593/4/5 has an internal 5 V reference capable of sourcing up to 10 mA of load current for external bias circuits. The reference has an internal accuracy of $\pm 1\%$ with a thermal drift of less than 50 mV over the operating temperature range. The CS-595 contains an on-chip 39 volt zener diode for high voltage applications where $V_{\rm ce}$ is greater than 40 volts, and an output steering control that overrides the internal control of the pulse steering flip-flop. (Refer to the function table). ### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage, Vcc | | |-----------------------------------------|---------------| | Collector Output Voltage | 41V | | Collector Output Current | | | Amplifier Input Voltages | | | Power Dissipation, T <sub>A</sub> ≤25°C | | | Operating Temperature | 0 to 70° C | | Storage Temperature | -65 to +150°C | ### RECOMMENDED OPERATING CONDITIONS: | Supply Voltage, Vcc | 7 to 40V | |----------------------------------|-----------------------------| | Collector Output Voltage | 40V | | Collector Output Current | 200mA | | Error Amplifier Input | 0.3 to V <sub>cc</sub> -2V | | Current Limit Amplifier | | | Input (CS-593) | 0.3V to V <sub>cc</sub> -6V | | Current Into Feedback Terminal | 0.3 mA | | Timing Resistor, R <sub>T</sub> | 1.8 to 500 KΩ | | Timing Capacitor, C <sub>T</sub> | 0.47 to 10,000 nF | | Oscillator Frequency | 1 to 300 KHz | # **ELECTRICAL CHARACTERISTICS** (Over operating free-air temperature range, V<sub>CC</sub> = 15 V, f = 10 kHz, unless otherwise noted.) | PARAMETER | TEST CONDITIONS | MIN. | TYP | MAX | UNIT | |----------------------------------------|------------------------------------------------------|------|-----|------|------| | Output voltage (V <sub>ref</sub> ) | I <sub>O</sub> = 1 mA, T <sub>A</sub> = 25°C | 4.95 | 5 | 5.05 | V | | Input regulation | V <sub>CC</sub> = 7 V to 40 V, T <sub>A</sub> = 25°C | 1 | 2 | 25 | mV | | Output regulation | Io = 1 to 10mA, T <sub>A</sub> = 25°C | | 14 | 35 | mV | | Output voltage change with temperature | T <sub>A</sub> = 0°C to 70°C | | 0.2 | 1 | % | | Short-circuit output current† | V <sub>re1</sub> = 0 | 10 | 35 | 50 | mA | #### **Oscillator Section** | Frequency | $C_T = 0.01 \mu F$ , $R_T = 12 k\Omega$ | 10 | | kHz | |-----------------------------------|-----------------------------------------------------------------------------------|-----|---|-----| | Standard deviation of frequency | All values of Vcc, Ct, Rt, Ta constant | 10 | | % | | Frequency change with voltage | V <sub>CC</sub> = 7V to 40V, T <sub>A</sub> = 25°C | 0.1 | | % | | Frequency change with temperature | $C_T = 0.01 \ \mu F$ , $R_T = 12 \ k\Omega$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | | 2 | % | #### Dead-time Control-Section (see figure 1) | Input bias current (pin 4) | V <sub>i</sub> = 0 to 5 25V | | -2 | -10 | μΑ | |---------------------------------|-----------------------------|----|----|-----|----------| | Maximum duty cycle, each output | V <sub>i</sub> (pin 4) = 0 | 45 | | | % | | Input threshold voltage (pin 4) | Zero duty cycle | | 3 | 3.3 | V | | | Maximum duty cycle | 0 | | | <b>V</b> | ### **Amplifier Sections** | Input offset voltage | Error | V <sub>0</sub> (pin 3) = 2 5V | | | 2 | 10 | mv | |---------------------------------|---------------|---------------------------------------------------------|----------|---------------------------------|-----|-----|------------------| | input onset voltage | Current-limit | | CS-593 | | 80 | | 1 <sup>m</sup> v | | Input offset current | | Vo (pin 3) = 2.5V | <u> </u> | | 25 | 250 | n <b>A</b> | | Input bias current | | Vo (pin 3) = 2.5V | | | 0.2 | 1 | μΑ | | Common-mode input voltage range | Error | V <sub>cc</sub> = 7V to 40V | | 0.3<br>to<br>V <sub>cc</sub> -2 | | | V | | | Current-limit | | CS-593 | 0.3<br>to<br>V <sub>cc</sub> -6 | | | ] ` | | Open-loop voltage | Error | $\Delta V_0 = 3V$ , $V_0 = 0.5$ to 3.5V | | 70 | 95 | | dB | | amplification | Current-limit | | CS-593 | | 90 | | 1 °B | | Unity-gain bandwidth | | | | | 800 | | kHz | | Common-mode | Error | V <sub>CC</sub> = 40V, T <sub>A</sub> = 25°C | | 65 | 80 | | J.D. | | rejection ratio | Current-limit | VCC - 40V, 1X - 25 C | CS-593 | | 70 | | dB | | Output sink current (pin 3) | | V <sub>ID</sub> = -15mV to -5 V, V (pin 3) = 0.5V | | 0.3 | 0.7 | | mA | | Output source current (pin 3) | | $V_{ID} = 15 \text{mV to 5 V}, \text{ V (pin 3)} = 3.5$ | V | -2 | | | mA | †Duration of the short-circuit should not exceed one second. | | | CS-593 C; CS-594 C;<br>CS-595 C | | | | | |------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | Output Section | | | | | | | | Collector off-state c | urrent | V <sub>CE</sub> = 40V, V <sub>CC</sub> = 40V | | 2 | 100 | μΑ | | Emitter off-state cur | rent | $V_{CC} = V_C = 40V, V_E = 0$ | | | -100 | μΑ | | Collector-emitter | Common-emitter | V <sub>E</sub> = 0, I <sub>C</sub> = 200 mA | | 1.1 | 1.3 | ., | | saturation voltage | Emitter follower | V <sub>C</sub> = 15V, I <sub>E</sub> = -200 mA | | 1.5 | 2.5 | V | | Output control input | current | $V_1 = V_{ref}$ | | | 3.5 | mA | | Output current voltage-lockout condition | | $V_{GG} = 1 \text{ V to } 3 \text{ V, V (pin 4)} - 0 \text{V}$<br>$V_{C} = 15 \text{V, V}_{E} = 0 \text{V, V (output control)} = 0 \text{V}$ | | 4 | 200 | μΑ | | PARAMETER | TEST CONDITION | ONS | MIN | TYP† | MAX | UNIT | |---------------------------------------------------|-----------------------------------|----------------------------------------------|-----|------|------|------| | PWM Comparator section (see figure 1) | | | | | | | | Input threshold voltage (pin 3) | Zero duty cycle | | | 4 | 4 5 | ٧ | | Input sink current (pin 3) | V (pin 3) = 0.5V | | 03 | 07 | | mA | | Jnder-Voltage Lockout | | | | | | | | Value @ T <sub>A</sub> = 25° C | | | | | 6 | V | | Value @ Full Temp | | | 3.5 | | 6.9 | V | | Hysteresis | | | 100 | | | mV | | Steering Control (CS-595 only) | | | | | | | | Input current Pin 13 | V <sub>I</sub> = 0.4 V | | | | -200 | | | | V <sub>1</sub> = 2.4 V | | | | 200 | μΑ | | Zener-Diode Circuit (CS-595 only) | | | | | | | | Breakdown voltage | Vcc = 41V, Iz = 2 mA | V <sub>CC</sub> = 41V, I <sub>Z</sub> = 2 mA | | 39 | | V | | Sink current | V <sub>i</sub> (pin 15) = 1 V | V <sub>1</sub> (pin 15) = 1 V | | 03 | | mA | | Total Device | | | | | | | | Standby supply current | Pin 6 at V <sub>ref</sub> , | V <sub>cc</sub> = 15 V | | 9 | 15 | | | | All other inputs and outputs open | V <sub>cc</sub> = 40 V | | 11 | 18 | mA | | Average supply current | V (pin 4) = 2 V, See Figure 1 | V (pin 4) = 2 V, See Figure 1 | | 12 4 | | mA | | Switching Characteristics, T <sub>A</sub> = 25° C | | | | | | | | Output voltage rise time | Common-emitter configuration, | | | 100 | 200 | ns | | Output voltage fall time | See Figure 3 | <del></del> | | 30 | 100 | ns | | Output voltage rise time | Emitter-follower configuration, | Emitter-follower configuration, | | 200 | 400 | ns | | Output voltage fall time | See figure 4 | See figure 4 | | 45 | 100 | ns | # PARAMETER MEASUREMENT INFORMATION FIGURE 2—AMPLIFIER CHARACTERISTICS TEST CIRCUIT #### FIGURE 3—COMMON-EMITTER CONFIGURATION ### FIGURE 4—EMITTER-FOLLOWER CONFIGURATION ### TYPICAL CHARACTERISTICS FIGURE 5 # **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|--------------| | CS-593CJ | 16 Lead CDIP | | CS-593CN | 16 Lead PDIP | | CS-594CJ | 16 Lead CDIP | | CS-594CN | 16 Lead PDIP | | CS-595CJ | 18 Lead CDIP | | CS-595CN | 18 Lead PDIP | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: CS-3524 # PULSE WIDTH MODULATOR CONTROL CIRCUIT DUAL OUTPUT FOR SINGLE-ENDED OR PUSH-PULL APPLICATIONS #### **DESCRIPTION** The CS-3524 incorporates all the functions required for the control of regulating power supplies, inverters or switching regulators. It can also be used as the control element for high-power-output applications. The CS-3524 is designed for switching regulators of either polarity, transformer-coupled dc-to-dc converters, transformerless voltage doublers and polarity converter applications employing fixed-frequency, pulse-width modulation techniques. The dual alternating outputs allow either single-ended or push-pull applications. Each device includes an on-chip reference, error amplifier, programmable oscillator, pulse-steering flip-flop, two uncommitted output transistors, a high-gain comparator, and current-limiting and shut-down circuitry. The CS-3524 is designed for operation from 0°C to + 70°C. #### RECOMMENDED OPERATING CONDITIONS | Supply Voltage, Vcc | 8V to 40V | |-----------------------------------------|--------------------| | Reference Output Current | 0 to 20mA | | Current through C <sub>T</sub> Terminal | -0.03mA to -2mA | | Timing Resistor, R <sub>T</sub> | . 1.8KΩ to 100KΩ | | Timing Capacitor, C <sub>τ</sub> | .0.001 μF to 0.1μF | #### **BLOCK DIAGRAM** (16) +5V to all REFERENCE (15 internal circuitry REGULATOR OSCILLATOR +5V OUTPUT (12) Ca +5\ FLIP NOR FLOP Rτ (11) EA OSCILLATOR Ст (7) (13) C<sub>e</sub> +5V (Ramp) ML COMPARATOR (14) E<sub>B</sub> +5V ERROR INV INPUT AMF +SENSE N I INPUT -SENSE GROUND COMPENSATION (Substrate) SHUT DOWN #### **FEATURES:** - Complete PWM Control Circuit - Single Ended or Push-Pull Outputs - Low Standby Current (8mA Typical) - 5V ± 4% Reference - 1% Temperature Stability, V<sub>ref</sub> - Operation to 300 KHz - Current Limiting #### **PIN CONNECTIONS** ### ABSOLUTE MAXIMUM RATINGS | Supply Voltage, Vcc40V | Power D | |----------------------------------|-----------| | Collector Output Current | D | | Reference Output Current | Storage | | Current Through C- Terminal -5m4 | Operation | | Power Dissipation at T <sub>A</sub> = +25°C 1000mW | , | |----------------------------------------------------|---| | Derate Above 25°C 8mW/°C | ; | | Storage Temperature Range65 to +150° C | ; | | Operating Junction Temperature55 to +150° C | : | # **ELECTRICAL CHARACTERISTICS** (Unless otherwise stated, these specifications apply for 0°C to +70°C, V<sub>IN</sub> = 20V, and f = 20kHz) | PARAMETER Reference Section | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | | |-----------------------------|-------------------------------------------------------------------------------|--------------------------------------------------|----------|----------|-------|--| | Reference Section | | | | | | | | | | | | т—— | т | | | Output Voltage | | 4.6 | 5.0 | 5.4 | | | | Line Regulation | V <sub>IN</sub> = 8 to 40V | <del></del> | 10 | 30 | m∨ | | | Load Regulation | I <sub>L</sub> = 0 to 20mA | <u> </u> | 20 | 50 | mV | | | Ripple Rejection | f = 120H <sub>z</sub> , T <sub>A</sub> = 25°C | | 66 | | dB | | | Short Circuit Current Limit | V <sub>REF</sub> = 0, T <sub>A</sub> = 25°C | | 100 | | mA. | | | Temperature Stability | Over Operating Temperature Range | | 0.3 | 1 | % | | | Long Term Stability | T <sub>A</sub> = 25°C, t = 1000 Hrs. | | 20 | <u> </u> | mV | | | Oscillator Section | | | | | | | | Maximum Frequency | $C_T = .001 \mu F$ , $R_T = 2k\Omega$ | | 300 | | kHz | | | Initial Accuracy | R <sub>T</sub> and C <sub>T</sub> Constant | | 5 | <u> </u> | % | | | Voltage Stability | V <sub>IN</sub> = 8 to 40V, T <sub>A</sub> = 25°C | <b></b> | <u> </u> | 1 | 96 | | | Temperature Stability | Over Operating Temperature Range | | <u> </u> | 2 | % | | | Output Amplitude | Pin 3, T <sub>A</sub> = 25°C | | 3.5 | | V | | | Output Pulse Width | C <sub>T</sub> = .01μF, T <sub>A</sub> = 25°C | | 0.5 | | μs | | | Error Amplifier Section | | | , | | | | | Input Offset Voltage | V <sub>CM</sub> = 2.5V | | 2 | 10 | m∨ | | | Input Bias Current | V <sub>CM</sub> = 2.5V | | 2 | 10 | μΑ | | | Open Loop Voltage Gain | | 60 | 80 | | dB | | | Common Mode Voltage | T <sub>A</sub> = 25°C | 1.8 | | 3.4 | V | | | Common Mode Rejection Ratio | T <sub>A</sub> = 25°C | | 70 | | dB | | | Small Signal Bandwidth | A <sub>V</sub> = 0dB, T <sub>A</sub> = 25°C | | 3 | | MHz | | | Output Voltage | T <sub>A</sub> = 25°C | 0.5 | | 3.8 | V | | | Comparator Section | | | | | | | | Duty-Cycle | % Each Output On | 0 | | 45 | % | | | Input Threshold | Zero Duty-Cycle | | 1 | | V | | | Input Threshold | Maximum Duty-Cycle | | 3.5 | | V | | | Input Bias Current | | <del> </del> | 1 | | μА | | | Current Limiting Section | | | | | | | | Sense | Pin 9 = 2V with Error Amplifier<br>Set for Maximum Out, T <sub>A</sub> = 25°C | 180 | 200 | 220 | mV | | | Sense Voltage T.C. | | | 0.2 | | mV/°C | | | Common Mode Voltage | | -1 | | +1 | V | | | Reference Section | | | | | | | | Collector-Emitter Voltage | | 40 | | | V | | | Collector Leakage Current | V <sub>CE</sub> = 40V | | 0.1 | 50 | μА | | | Saturation Voltage | I <sub>C</sub> = 50mA | | 1 | 2 | V | | | Emitter Ouptut Voltage | V <sub>IN</sub> = 20V | 17 | 18 | | V | | | Rise Time | R <sub>C</sub> = 2K ohm, T <sub>A</sub> = 25°C | T | 0.2 | | μs | | | Fall Time | R <sub>c</sub> = 2K ohm, T <sub>A</sub> = 25°C | | 0.1 | | μs | | | Fotal Standby Current | V <sub>IN</sub> = 40V | | 8 | 10 | mA | | ### TYPICAL CHARACTERISTICS Open-Loop Voltage Amplification of Error Amplifier vs Frequency Oscillator Frequency vs Timing Components Output Dead Time vs Timing Capacitance Value Output Saturation Voltage vs Load Current #### **OPEN LOOP TEST CIRCUIT** #### PRINCIPLES OF OPERATION The CS3524 is a fixed-frequency pulse-width-modulation voltage regulator control circuit. The regulator operates at a frequency that is programmed by one timing resistor (R<sub>T</sub>) and one timing capacitor (C<sub>T</sub>). R<sub>T</sub> establishes a constant charging current for C<sub>T</sub>. This results in a linear voltage ramp at C<sub>T</sub>, which is fed to the comparator providing linear control of the output pulse width by the error amplifier. The CS3524 contains an on-board 5V regulator that serves as a reference as well as powering the CS3524's internal control circuitry and is also useful in supplying external support functions. This reference voltage is lowered externally by a resistor divider to provide reference within the common-mode range of the error amplifier or an external reference may be used. The power supply output is sensed by a second resistor divider network to generate a feedback signal to the error amplifier. The amplifier output voltage is then compared to the linear voltage ramp at C<sub>T</sub>. The resulting modulated pulse out of the high-gain comparator is then steered to the appropriate output pass transistor $(Q_1\ or\ Q_2)$ by the pulse-steering flip-flop, which is synchronously toggled by the oscillator output. The oscillator output pulse also serves as a blanking pulse to assure both outputs are never on simultaneously during the transition times. The width of the blanking pulse is controlled by the value of $C_T$ . The outputs may be applied in a push-pull configuration in which their frequency is half that of the base oscillator, or paralleled for single-ended applications in which the frequency is equal to the oscillator . The output of the error amplifier shares a common input to the comparator with the current limiting and shutdown circuitry and can be overridden by signals from either of these inputs. This common point is also available externally and may be employed to control the gain of, or to compensate, the error amplifier, or to provide additional control to the regulator. # TYPICAL APPLICATIONS DATA Oscillator The oscillator controls the frequency of the CS3524 and is programmed by $R_T$ and $C_T$ according to the approximate formula: $$f \simeq \frac{1.18}{R_T C_T}$$ where $R_T$ is in kilhoms $C_T$ is in microfarads f is in kilohertz Practical values of $C_T$ fall between 0.001 and 0.1 microfarad. Practical values of $R_T$ fall between 1.8 and 100 kilohms. This results in a frequency range typically from 120 hertz to 500 kilohertz. #### **Blanking** The output pulse of the oscillator is used as a blanking pulse at the output. This pulse width is controlled by the value of $C_{\rm T}$ if small values of $C_{\rm T}$ are required for frequency control, the oscillator output pulse width may still be increased by applying a shunt capacitance of up to 100pF from pin 3 to ground. If still greater dead-time is required, it should be accomplished by limiting the maximum duty cycle by clamping the output of the error amplifier. This can easily be done with the circuit below: **Synchronous Operation** When an external clock is desired, a clock pulse of approximately 3V can be applied directly to the oscillator output terminal. The impedance to ground at this point is approximately 2 kilohms. In this configuration $R_{\rm T}$ $C_{\rm T}$ must be selected for a clock period slightly greater than that of the external clock. If two or more CS3524 regulators are to be operated synchronously, all oscillator output terminals should be tied together, all $C_T$ terminals connected to a single timing capacitor, and the timing resistor connected to a single $R_T$ terminal. The other $R_T$ terminals can be left open or shorted $V_{\text{REF}}.$ Minimum lead lengths should be used between the $C_T$ terminals. #### **Current Limiting** The current limiting circuitry of the CS3524 is shown below. By matching the base-emitter voltages of Q1 and Q2 and assuming negligible voltage drop across $R_1$ . Threshold = $$V_{BE}$$ (Q1) + $I_1R_2$ - $V_{BE}$ (Q2) = $I_1R_2$ $\approx 200 \text{ mV}$ Although this circuit provides a relatively small threshold with a negligible temperature coefficient, there are some limitations to its use, the most important of which is the $\pm 1$ volt common mode range which requires sensing in the ground line, Another factor to consider is that the frequency compensation provided by $R_1$ $C_1$ and Q1 provides a roll-off pole at approximately 300 Hertz. Since the gain of this circuit is relatively low, there is a transition region as the current limit amplifier takes over pulse width control from the error amplifier. For testing purposes, threshold is defined as the input voltage to get 25% duty cycle witht the error amplifier signaling maximum duty cycle. If this current limit circuitry is unused, pins 4 and 5 should both be grounded. **Current Limiting Circuitry of the CS3524** ### SINGLE-ENDED LC CIRCUIT In this conventional single-ended regulator circuit, the two outputs of the CS3524 are connected in parallel for effective 0-90% duty-cycle modulation. The use of an output inductor requires an R-C phase compensation network for loop stability. ### **PUSH-PULL TRANSFORMER COUPLED CIRCUIT** Push-pull outputs are used in this transformer-coupled DC-DC regulating converter. Note that the oscillator must be set at twice the desired output frequency as the CS3524's internal flip-flop divides the frequency by 2 as it switches the P.W.M. signal from one output to the other. Current limiting is done here in the primary so that the pulse width will be reduced should transformer saturation occur. #### ORDERING INFORMATION | * · · · - · · · · · · · · · · · · · · · | | |-----------------------------------------|--------------| | PART NUMBER | DESCRIPTION | | CS-3524J | 16 Lead CDIP | | CS-3524N | 16 Lead PDIP | 4-13 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: CS-3524A # PULSE WIDTH MODULATOR CONTROL CIRCUIT ADVANCED VERSION OF INDUSTRY STANDARD #### DESCRIPTION The CS-3524A PWM control circuit retains the same versatile architecture of the industry standard CS-3524 (SG3524) while incorporating substantial improvements to many of its limitations. The CS-3524 is pin-compatible with "non-A" versions, and in most applications can be directly interchanged. The CS-3524A, however, eliminates many of the design restrictions which had previously required additional circuitry. The CS-3524A includes a precision 5V reference trimmed to $\pm 1\%$ accuracy, eliminating the need for potentiometer adjustments, an error amplifier with an output voltage swing extending to 5V, and a current sense amplifier useful in either the ground or power supply output lines. The uncommitted 60V, 200mA NPN output pair greatly enhance the output drive capability. The CS-3524A features an under-voltage lockout circuit which disables all internal circuitry (except the reference) until the input voltage has risen to 8V. This holds standby current low until turnon, greatly simplifying the design of low power, off-line supplies. The turn-on circuit has approximately 600 mV of hysteresis for litter free activation. Other improvements include a PWM latch that insures freedom from multiple pulsing within a period, even in noisy environments; logic to eliminate double pulsing on a single output, a 200 ns external shutdown capability, and automatic thermal protection from excessive chip temperature. The oscillator circuit is usable to 500 KHz and is now easier to synchronize with an external clock pulse. The CS-3524A is rated for operation from 0 to 70° C, and is available in either ceramic or plastic packages. #### **BLOCK DIAGRAM** #### **FEATURES:** - Fully interchangeable with standard CS-3524 family - Precision reference internally trimmed to ±1% - High-performance current limit function - Under voltage lockout - Start-up supply current less than 4mA - Output current to 200mA - 60V output capability - Wide common-mode input range for both error and current limit amplifiers - PWM latch insures single pulse per period - Double pulse suppression logic - 200ns shutdown through PWM latch - Guaranteed frequency accuracy - Thermal shutdown protection #### PIN CONNECTIONS ### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage (V <sub>IN</sub> ) | Powe | |-----------------------------------|-------| | Collector Supply Voltage (Vc) | Powe | | Output Current (Each Output) | De | | Reference Output Current 50mA | Opera | | Oscillator Charging Current 5mA | Stora | | Power Dissipation at T <sub>A</sub> =25° C 1000mW | |---------------------------------------------------| | Power Dissipation at T <sub>C</sub> = +25° C | | Derate for Case Temperature above +25°C 16mW/°C | | Operating Temperature Range55° C to +125° C | | Storage Temperature Range65° C to +150° C | | Lead Temperature (Soldering, 10 seconds) +300° C | # ELECTRICAL CHARACTERISTICS (Unless otherwise stated, these specifications apply for 0°C to +70°C for the CS3524A; V<sub>IN</sub> = V<sub>C</sub> = 20V.) | PARAMETER | TEST CONDITIONS | | CS-3524A | | UNITS | |---------------------------------------|-----------------------------------------------------------------|-------------|----------|------|-------------| | | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS | | Turn-on Characteristics | <del></del> | | | | | | Input Voltage | Operating range after Turn-on | 8 | | 40 | V | | Turn-on Threshold | | 5.5 | 7.5 | 8.5 | V | | Turn-on Current | V <sub>IN</sub> Turn-on - 100mV | _ | 2.5 | 4 | mA | | Operating Current | V <sub>IN</sub> = 8 to 40V | | 5 | 10 | mA | | Turn-on Hysteresis* | | | 0.6 | | V | | Reference Section | | | | | | | Output Voltage | T <sub>A</sub> = 25°C | 4.90 | 5.00 | 5.10 | V | | Line regulation | V <sub>IN</sub> = 10 to 40V | | 10 | 30 | mV | | Load Regulation | 1 <sub>L</sub> = 0 to 20 mA | | 20 | 50 | mA | | Temperature Stability* | Over Operating Range | | 20 | 50 | m∨ | | Short Circuit Current | V <sub>REF</sub> = 0, T <sub>A</sub> = 25°C | | 80 | 100 | mA | | Output Noise Voltage* | 10hz≤f≤10kHz, T <sub>A</sub> = 25°C | | 40 | | μVrms | | Long Term Stability* | T <sub>A</sub> = 125°C = 1000 Hrs. | | 20 | 50 | mV | | Oscillator Section (Unless otherwise | specified, $R_T = 2700\Omega$ , $C_T = 0.01$ mfd) | | | | <del></del> | | Initial Accuracy | T <sub>A</sub> = 25°C | 39 | 43 | 47 | kHz | | Temperature Stability* | Over Operating Temperature Range | | 1 | 2 | % | | Minimum Frequency | $R_T = 150k\Omega$ , $C_T = 0.1mfd$ | | | 120 | Hz | | Maximum Frequency | $R_T = 2.0k\Omega$ , $C_T = 470pF$ | 500 | | | kHz | | Output Amplitude* | T <sub>A</sub> = 25°C | | 3.5 | | v | | Output Pulse Width* | T <sub>A</sub> = 25°C | | 0.5 | | μs | | Ramp Peak | | 3.3 | 3.5 | 3.7 | V | | Ramp Valley | | 0.7 | 0.9 | 1.0 | V | | Error Amplifier Section (Unless other | wise specified, V <sub>CM</sub> = 2.5V) | | | · | - | | Input Offset Voltage | | | 2 | 10 | mV | | Input Bias Current | | | 1 | 10 | μΑ | | Input Offset Current | | | 0.5 | 1 | μΑ | | Common Mode Rejection Ratio | V <sub>CM</sub> = 1.5 to 5.5V | 60 | 75 | | dB | | Power Supply Rejection Ratio | V <sub>IN</sub> = 10 to 40V | 50 | 60 | | dB | | Output Swing | Minimum Total Range | 0.5 | | 5.0 | V | | Open Loop Voltage Gain | $\Delta V_0 = 1 \text{ to } 4V, R_L \ge 10 \text{ Meg } \Omega$ | 60 | 80 | | dB | | Gain-Bandwidth* | T <sub>A</sub> = 25°C, A <sub>V</sub> = 0dB | <del></del> | 3 | | MHZ | <sup>\*</sup>These parameters are guaranteed by design but not 100% tested in production. #### **ELECTRICAL CHARACTERISTICS (Continued)** | DADAMETER | TEST COMPLETIONS | | CS-3524A | | | |---------------------------------------|-------------------------------------------------------------------|------|----------|-----------|-------| | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS | | Current Limit Amplifier (Unless other | rwise specified, Pin 5 = 0V) | | | | | | Input Offset Voltage | T <sub>A</sub> = 25°C, E/A Set for Max. Output | 180 | 200 | 220 | mV | | Input Offset Voltage | Over Operating Temperature Range | 170 | | 230 | mV | | Input Bias Current | | | -1 | -10 | μΑ | | Common Mode Rejection Ratio | V <sub>(PIN 5)</sub> = 0 to 15V | 50 | 60 | | dB | | Power Supply Rejection Ratio | V <sub>(IN)</sub> = 10 to 40V | 50 | 60 | | dB | | Output Swing | Minimum Total Range | 0.5 | | 5.0 | ٧ | | Open Loop Voltage Gain | $\Delta V_{(0)}$ = 1 to 4V, R <sub>L</sub> $\geq$ 10 Meg $\Omega$ | 70 | 80 | | dB | | Delay Time* | Pin 4 to Pin 9, ΔV <sub>(IN)</sub> = 300mV | | 300 | | ns | | Output Section (Each Output) | | | | | | | Collector Emitter Voltage | I <sub>C</sub> = 100μA | 60 | 80 | | ٧ | | Collector Leakage Current | V <sub>CE</sub> = 50V | | 1 | 20 | μΑ | | Saturation | I <sub>C</sub> = 20mA<br>I <sub>C</sub> = 200mA | | .2<br>1 | .4<br>2.2 | V | | Emitter Output Voltage | I <sub>E</sub> = 50mA | 17 | 18 | | V | | Rise Time* | T <sub>A</sub> = 25°C, R = 2KΩ | | 200 | | ns | | Fall Time* | T <sub>A</sub> = 25°C, R = 2KΩ | | 100 | | ns | | Comparator Delay* | T <sub>A</sub> = 25°C, Pin 9 to Output | | 300 | | ns | | Shutdown Delay* | T <sub>A</sub> = 25°C, Pin 10 to Output | | 200 | | ns | | Shutdown Threshold | $T_A = 25$ °C, $R_C = 2K\Omega$ | 0.5 | .7 | 1.0 | V | | Thermal Shutdown* | | | 165 | | °c | <sup>\*</sup>These parameters are guaranteed by design but not 100% tested in production. ### **OPEN LOOP TEST CIRCUIT** - Note: The CS3524A should be able to be tested in any 3524 test circuit with two possible exceptions: 1. The higher gain-bandwidth of the current limit amplifier in the CS3524A may cause oscillations in an uncompensated 3524 test circuit. test circuit. - The effect of the shutdown, pin 10, cannot be seen at the compensation terminal, pin 9, but must be observed at the outputs. The circuit below will allow all CS3524A functions to be evaluated. # **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|--------------| | CS-3524AJ | 16 Lead CDIP | | CS-3524AN | 16 Lead PDIP | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: CS-320 CS-321 # ONE MEGAHERTZ CURRENT-MODE CONTROL #### DESCRIPTION The CS-320/1 family of integrated circuits is designed for use with the most preferred types of current-mode control: Hysteretic, Constant-OFF Time, and Constant-Frequency. Careful consideration was given to each of the circuit blocks to allow operation at switching frequencies up to one megahertz. Several protection features are included to ensure "bullet-proof" operation under severe operating conditions. When used in the Constant-OFF Time mode, a unique circuit (patent-pending) continually monitors the inductor current and extends the OFF time to prevent a current-runaway situation during overload conditions The precision timer circuit gives the power supply designer complete freedom in selecting the maximum ON/OFF time of the output drivers. A programable UVLO is optimized for either OFF-line Boot-Strap or low voltage/battery operation. The high-bandwidth voltage-type error amplifier has a novel bidirectional interface port that allows paralleling power modules without the need to assign "master/slave" status. In the CS-320 the output is ACTIVE-HIGH, while the CS-321 is ACTIVE-LOW. #### **ABSOLUTE MAXIMUM RATINGS** | Supply voltage | 20V | |----------------|-----------------------------| | Output current | ±1A | | Analog Inputs | 0.25 to V <sub>cc</sub> -4V | #### **FEATURES:** - One Megahertz Operation - Programmable Under-Voltage Lockout - Inherent protection against Current Runaway During Short Circuit Conditions - Operates in Hysteretic, Constant-OFF time and Constant Frequency Modes - Allows Parallel Operation of Power Modules without "Master/Slave" Status - Modules without "Master/Slave" Status Optimized for interfacing with Current-Sensing MOSFETs ### **PIN CONNECTIONS** **ELECTRICAL CHARACTERISTICS** Unless otherwise stated, specifications apply at $-25 \le Ta \le 85$ °C for the CS320/1 I, $0 \le Ta \le 70$ °C for the CS320/1 C. $V_{cc} = 20V$ | PARAMETER | PIN | PIN TEST CONDITIONS | | S-320/ | - | CS-320/1 C | | | UNIT | |----------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------|--------|----------|----------------|------------|------|-------------|--------------| | | | TEST CONDITIONS | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | Reference Section | | | | | | | | | | | Output Voltage | 15 | Tj=25 C lo=1mA | 4.95 | 5.00 | 5.05 | 4.90 | 5.00 | 5.10 | V | | Line Regulation | 15 | V16=5V, 9.5 <vin<20v< td=""><td></td><td>5</td><td>20</td><td></td><td>5</td><td>20</td><td>m</td></vin<20v<> | | 5 | 20 | | 5 | 20 | m | | Load Regulation | 15 | 1 <lo<10ma< td=""><td></td><td>6</td><td>25</td><td>1</td><td>6</td><td>25</td><td>m</td></lo<10ma<> | | 6 | 25 | 1 | 6 | 25 | m | | Temp Stability | 15 | (Note 1) | | 0.2 | 0.6 | | 0.2 | 0.6 | m۷ | | Total Output Variation | 15 | Line, Load, Temp | 4.90 | | 5.10 | 4.82 | | 5.18 | $\vdash$ | | Output Noise Voltage | 15 | 10Hz <f<10khztj=25c (note="" 1)<="" td=""><td></td><td>50</td><td></td><td></td><td>50</td><td></td><td>u'</td></f<10khztj=25c> | | 50 | | | 50 | | u' | | Long Term Stability | 15 | Ta=125 C, 1000 Hrs, (Note 1) | | 5 | 25 | | 5 | 25 | m | | Output Short Circuit | 15 | Ta=25 C V15=0V | 25 | | 120 | 25 | | 125 | m | | Fimer Section Note: Rc=3.9k, Rd= | | | | | | | | | | | Maximum ON Time | 7 | Tj=25 C | 4.50 | 5.00 | 5.50 | 4.50 | 5.00 | 5.50 | u: | | Maximum OFF Time | 7 | Tj=25 C | 4.50 | 5.00 | 5.50 | 4.50 | 5.00 | 5.50 | u | | Voltage Stability | <del>- '</del> - | V16=5V, 9.5 <vin<20v< td=""><td>7.50</td><td>1</td><td>3.30</td><td>4.50</td><td>1</td><td>3.30</td><td>9</td></vin<20v<> | 7.50 | 1 | 3.30 | 4.50 | 1 | 3.30 | 9 | | | <del>- '</del> | | | 5 | | | 5 | | _ | | Temp. Stability | | Tmin <ta<tmax (note="" 1)<="" td=""><td>+</td><td></td><td>-</td><td></td><td></td><td></td><td>94</td></ta<tmax> | + | | - | | | | 94 | | Vpeak | 7 | | | 2.9 | ├ | | 2.9 | <u> </u> | l v | | Vvalley | 7 | <del> </del> | +- | 2.0 | ├─ | <u> </u> | 2.0 | <del></del> | l v | | Vcharge | 6 | 16=1mA, V7=1.5V | | 4.0 | ├— | ⊢ | 4.0 | | <u> </u> | | Vdischarge | 8 | I8=1mA, V7=3.5V | +- | 1.0 | <u> </u> | <u> </u> | 1.0 | Ь— | \ \ | | Maximum Charge Current | 6 | V6=2V, V7=1.5V | 1.0 | | L | 1.0 | L | | m | | Maximum Discharge Current | 8 | V8=3V, V7=3.5V | 1.0 | | | 1.0 | L | | m | | Error Amp. Section | | | | | | | | | | | Input Offset Voltage | 1,2 | V1=2.5V, V2=V3 | | | 10 | | | 15 | m | | Input Bias Current | 1,2 | V1=V2=2.5V | | -0.3 | -1 | | -0.3 | -2 | u | | Input Offset Current | 1,2 | V1=V2=2.5V | $\top$ | 0.1 | 1 | | 0.1 | 1 | u | | AVol | 3 | 1 <vo<3.5v< td=""><td>65</td><td>90</td><td></td><td>65</td><td>90</td><td></td><td>di</td></vo<3.5v<> | 65 | 90 | | 65 | 90 | | di | | Unity Gain Bandwidth | 3 | (Note 1) | 3 | 6 | | 3 | 6 | $\vdash$ | Mi | | Vout High | 3 | (Note I) | 3.8 | 4 | | 3.8 | 4 | _ | T | | Vout Low | 3 | | | 0.7 | 1.1 | 3.0 | 0.7 | 1.1 | $\vdash$ | | | | | + | 0.7 | _ | 15 | 0.7 | - | <del>-</del> | | Common Mode Voltage Range | 1,2 | | 1.5 | <u> </u> | 5.5 | 1,5 | L | 5.5 | <u></u> | | Current Sense Section | | | | | | | | | | | Gain | 9,10 | V9=1V, V3=V2, (Note 2) | 4.35 | 5.0 | 5.65 | 4.35 | 5.0 | 5.65 | ٧/ | | Max. Diff. Input Signal | 9.10 | | | | 400 | | | 400 | m' | | PSRR | 9,10 | | | 70 | | | 70 | | d₽ | | Input Bias Current | 9,10 | | | -40 | -65 | | -40 | -65 | u/ | | Delay To Output | 11,14 | (Note 1) | | 100 | 150 | | 100 | 150 | n9 | | ComMode Voltage Range | 9,10 | | -0.25 | | Vcc-4 | -0.25 | | Vcc-4 | V | | CMRR | 9,10 | | 60 | 80 | | 60 | 80 | | dE | | Current Hysteresis Input | | | | | | | | | • | | ∆I Current | T 5 | V <sub>s</sub> =OV | | 0.5 | 50 | | 0.5 | 50 | u/ | | | | V <sub>3</sub> -OV | | 0.5 | 30 | | 0.5 | 30 | l u/ | | Jnder-Voltage Lockout Section | | <b>,</b> | | | | | | | _ | | Start-Up Current | 13 | | + | 0.8 | 2 | <u> </u> | 0.8 | 2 | m/ | | Operating Supply Current | 13 | | + | 26 | 35 | <u> </u> | 26 | 35 | m | | Start Threshold (Hi) | 13 | V16=0V | 13.5 | 14.5 | 15.5 | 13.5 | 14.5 | 15.5 | \ <u>\</u> | | Start Threshold (Lo) | 13 | V16=OPEN | 8.5 | 9.0 | 9.5 | 8.5 | 9.0 | 9.5 | V | | Stop Threshold (Hi) | 13 | V16=0V | 9.5 | 10.5 | 11.5 | 9.5 | 10.5 | 11.5 | V | | Stop Threshold (Lo) | 13 | V16=OPEN | 7.4 | 8.2 | 8.8 | 7.4 | 8.2 | 8.8 | V | | Alt. Start Input Current | 16 | V16=0V | 35 | 60 | 100 | 35 | 60 | 100 | u/ | | Output Section (Note 3) | | | | | | | | | | | Output Low Level | 11,14 | Isink=20mA | | 0.25 | 0.4 | | 0.25 | 0.4 | Τv | | 55.p5. 2011 2010. | ''','' | Isink=200mA | | 1.5 | 2.2 | | 1.5 | 2.2 | ľv | | Output High Level | 11,14 | Isink=20mA | 18 | 18.5 | ├ <del>┈</del> | 18 | 18.5 | | ľ | | Caspat riigii Ecroi | 11,14 | Isink=200mA | 17.5 | 18 | h | 17.5 | 18 | - | Ť | | Disa Tima | | | 17.5 | _ | 100 | 1/.5 | | 100 | - | | Rise Time | 11,14 | Tj=25 C C1=1nF (Note 1) | +- | 60 | 100 | $\vdash$ | 60 | 100 | ns | | Fall Time | 11,14 | Tj=25 C C1=1nF (Note 1) | + | 30 | 60 | 05:1 | 30 | 60 | ns<br>O: | | Output Resistance | 11,14 | Vin <vin (start)<="" td=""><td>35K</td><td>50K</td><td>65K</td><td>35K</td><td>50K</td><td>65K</td><td>Oh</td></vin> | 35K | 50K | 65K | 35K | 50K | 65K | Oh | | | | | | | | | | | | | peak/Soft-Start Section | | | | | | | | | | Note 1: Although guaranteed, these parameters are not 100% tested in production. Note 2: Gain is defined as: A = $\frac{V3_2-V3_1}{V10_2-V10_1}$ Where: V3<sub>1</sub>=2.5V V3<sub>2</sub>=3.5V Measure V101 and V102 at turn OFF of output. Note 3: CS-320 Output is active HIGH CS-321 Output is active LOW # 1 # TYPICAL TIMER CONFIGURATIONS FOR THE THREE CURRENT-MODE CONTROLLERS CONSTANT OFF TIME **HYSTERETIC** CONSTANT FREQUENCY ## **ERROR AMPLIFIER TYPICAL CHARACTERISTICS** ERROR AMPLIFIER OPEN LOOP GAIN vs FREQUENCY ERROR AMPLIFIER OPEN LOOP PHASE vs FREQUENCY MANUFACTURED UNDER U.S. PATENT NO. 4,456,872 ### TYPICAL APPLICATION ### **ORDERING INFORMATION** | PART NO. | 0°C to 70°C | -25°C to 85°C | PACKAGE | |----------|-------------|---------------|----------| | CS-320CJ | * | } | 16L CDIP | | CS-320CN | * | ł | 16L PDIP | | CS-321CJ | * | } | 16L CDIP | | CS-321CN | * | ł | 16L PDIP | | CS-320IJ | [ | ( * | 16L CDIP | | CS-320IN | į. | <b>*</b> 1 | 16L PDIP | | CS-321IJ | l | * | 16L CDIP | | CS-321IN | 1 | * | 16L PDIP | | | | | | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: **CS-322 CS-324** # HYSTERETIC CURRENT-MODE CONTROLLER #### DESCRIPTION The CS-322/4 is designed for operating switching voltage regulators using hysteretic current-mode control. The difference between the CS-322 and the CS-324 is in the undervoltage lockout. The CS-322 is intended for off-line applications while the CS-324 is intended for battery input or DC to DC converters. This IC allows the user to select the current hysteresis level required with a minimum of about 10% of full load. An uncommitted current sense amplifier (CSA) is available for performing accurate inductor current measurements. The error amplifier (E/A) has its non-inverting input committed to the ICs internal reference voltage. Trimming of the bandgap reference is done at the NI port of the E/A to achieve a ± 1% tolerance. The output stage provides sufficient current capability to interface directly with MOSFETs #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage | 20V | |----------------|-----------------------| | Output Current | ±1A (peak) | | | ±200mA (steady state) | #### **BLOCK DIAGRAM** #### **FEATURES:** - Provides hysteretic current-mode control. - Inherent short circuit protection of power supply. - High Current Totem Pole output. - · Eliminates right-half plane zero in continuous conduction flyback and boost - Allows feedforward of output current. #### PIN CONNECTIONS 8L PDIP/SO-8 Cherry Semiconductor Corporation, 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax (401)885-5786 Telex WUI 6817157 **ELECTRICAL CHARACTERISTICS** Unless otherwise noted, specifications apply at $-25 \le Ta \le 85$ °C for the CS322/4 I, $0 \le Ta \le 70$ °C for the CS322/4 C. $V_{cc} = 20V$ | DADAMETER | | | S-322/ | 4 I | CS-322/4 C | | | | |------------------------------|---------------------------------------|------|-----------|---------------|-------------|-------------|---------------|----------| | PARAMETER | TEST CONDITIONS | | TYP. | MAX. | MIN. | TYP. | MAX. | UNI. | | Undervoltage Lockout Section | | | | | | | | | | Start-Up Current | | | 0.8 | 1.5 | | 0.8 | 1.5 | mA | | Operating Supply Current | | | 14 | 20 | | 14 | 20 | mA | | Start Threshold | | | | | | | | | | CS-322 | | 13.5 | 14.5 | 15.5 | 13.5 | 14.5 | 15.5 | Ιv | | CS-324 | | 8.5 | 9.0 | 9.5 | 8.5 | 9.0 | 9.5 | V | | Stop Threshold | | | | | | | | | | CS-322 | | 9.5 | 10.5 | 11.5 | 9.5 | 10.5 | 11.5 | l v | | CS-324 | | 7.4 | 7.8 | 8.2 | 7.4 | 7.8 | 8.2 | V | | Error Amplifier Section | | | | | | | | | | Input Bias Current | V2 = 2.5V | | 3 | -1 | Γ - | 3 | -1 | uA | | Avol | 1< Vc < 3.5V | 65 | 90 | | 65 | 90 | | dB | | Unity Gain Bandwidth | (Note 1) | 3 | 6 | | 3 | 6 | | мн | | V <sub>out</sub> HI | | 3.8 | 4 | | 3.8 | 4 | | v | | V <sub>out</sub> LO | | | .7 | 1.1 | | .7 | 1.1 | V | | Reference Input Voltage | V1 = V2 | 2.47 | 2.50 | 2.53 | 2.45 | 2.50 | 2.55 | V | | Current Sense Amplifier | Tva av vo va | 475 | 1 500 | 1 505 | 4.05 | 500 | T 5.05 | Lva | | Gain | V4 = 1V, V2 = V1 | 4.75 | 5.00 | 5.25<br>.55 | 4.35<br>.45 | 5.00<br>0.5 | 5.65 | V/\<br>V | | Maximum Input Signal PSRR | | .45 | 0.5<br>70 | .55 | .45 | 70 | .55 | dB | | Input Bias Current | | | -40 | -65 | | -40 | -65 | uA | | Com-Mode Voltage Range | | 25 | -40 | -65<br>Vcc -5 | 25 | -40 | -65<br>Vcc -5 | TV. | | CMRR | | 60 | 80 | VCC -5 | 60 | 80 | VCC -S | dB | | Hysteresis Level | (V8 = 0.25V, Note 3) | 40 | 50 | 60 | 40 | 50 | 60 | mV | | Hysteresis Level | (V6 - 0.25V, NOTE 5) | 1 40 | _ 30 | - 60 | 40 | | _ 60 | IIIV | | Output Section | | | _ | | | | | | | Output Low Level | Isink = 20mA | | .25 | .4 | | .25 | .4 | _ | | | Isink = 200mA | | 1.5 | 2.2 | | 1.5 | 2.2 | V | | Output High Level | Isink = 20mA | 18 | 18.5 | | 18 | 18.5 | | | | | Isink = 200mA | 17.5 | 18 | | 17.5 | 18 | | V | | Rise Time | T <sub>j</sub> = 25C C = 1nF (Note 1) | | 30 | 60 | | 30 | 70 | ns | | Fall Time | T <sub>i</sub> = 25C C = 1nF (Note 1) | | 30 | 60 | | 30 | 70 | ns | | Output Resistance | $V_{in} < V_{uvlo}$ | 35K | 50K | 65K | 35K | 50K | 65K | Ohm | Note 1: Although guaranteed, these parameters are not 100% tested in production. Note 2: Gain is defined as: A = [V1(2) - V1(1)] / [V3(2) - V3(1)], where V1(2) = 3.5V and V1(1) = 2.5V. Note 3: Input Hysteresis Level is defined as V3(2) - V3(1) at V(4) = 1V # ORDERING INFORMATION | PART NO. | 0°C to 70°C | -25°C to 85°C | PACKAGE | |----------|-------------|---------------|---------| | CS-322CN | * | | 8L PDIP | | CS-322CD | * | 1 | 8L SO | | CS-324CN | * | i i | 8L PDIP | | CS-324CD | ) * | 1 | 8L SO | | CS-322IN | | * | 8L PDIP | | CS-324IN | | * | 8L PDIP | MANUFACTURED UNDER U.S. PATENT NO. 4, 456, 872 CS-323 CS-325 # CONSTANT OFF-TIME CURRENT-MODE CONTROLLER #### **DESCRIPTION** The CS-323/5 is designed for operating power supplies with constant Offtime current-mode control. The difference between the CS-323 and CS-325 is in the undervoltage lockout (uvlo). The CS-323 is intended for primaryside control of off-line converters whereas the CS-325 is intended to operate in battery input or DC to DC converters. This IC has the capability to automatically protect the power switch from severe overload conditions in the power supply which cause the current to run away. A modulator similar to that of the CS-320 is included to monitor the current at pin 3 and extend the OFF time when the current exceeds about 110% of its full load value. The output stage has sufficient drive current capability to interface directly with MOSFETS. The E/A has its NI input committed internally to an internal bandgap reference which is trimmed to 2.5V. (±1% tolerance) ### **ABSOLUTE MAXIMUM RATINGS** Supply 20V Output Current ±1A (Peak) ±200mA (Steady State) #### **BLOCK DIAGRAM** #### **FEATURES:** - Provides Current-Mode Constant OFF time. - Suitable for isolated and/or discontinuous conduction-mode converters. - Eliminates right half plane zero in continuous conduction flyback and boost converters. ### PIN CONNECTIONS 8L PDIP/SO-8 **ELECTRICAL CHARACTERISTICS** Unless otherwise noted, specifications apply at -25≤Ta≤85°C for the CS323/5 I, 0≤Ta≤70°C for the CS323/5 C. V<sub>cc</sub>=20V | DADAMETER | TEST COMPLETIONS | | S-323/ | 5 <u>l</u> | CS-323/5 C | | | UNIT | |---------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------|------------|-------------|------------|-------------|------|----------| | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNIT | | Undervoltage Lockout Section | | | _ | | | | | | | Start-Up Current | | - T | 0.3 | 0.6 | | 0.3 | 0.6 | mA | | Operating Supply Current | | | 11 | 17 | | 11 | 17 | mA | | Start Threshold | | | | | | | | | | CS-323 | | 13.5 | 14.5 | 15.5 | 13.5 | 14.5 | 15.5 | ) v | | CS-325 | _ | 8.5 | 9.0 | 9.5 | 8.5 | 9.0 | 9.5 | L v | | Stop Threshold | | | | | | | | | | CS-323 | | 9.5 | 10.5 | 11.5 | 9.5 | 10.5 | 11.5 | ) v | | CS-325 | | 7.4 | 7.8 | 8.2 | 7.4 | 7.8 | 8.2 | V | | Error Amplifier Section | | | | | | | | | | Input Offset Voltage | V2 = V1 | | T | 10 | | | 15 | ΙmV | | Input Bias Current | V2 = 2.5V | | 3 | -1 | | 3 | -1 | uA | | Input Offset Current | V2 = 2.5V | | .1 | 1 | | .1 | 1 | uA | | Avol | 1< Vc < 3.5V | 65 | 90 | | 65 | 90 | | dB | | Unity Gain Bandwidth | (Note 1) | 3 | 6 | | 3 | 6 | | MHz | | V <sub>out</sub> HI | | 3.8 | 4 | | 3.8 | 4 | | V | | V <sub>out</sub> LO | | | .7 | 1.1 | | .7 | 1.1 | V | | Reference Input Voltage | V1 = V2 | 2.47 | 2.50 | 2.53 | 2.47 | 2.50 | 2.53 | V | | Current Sense Section Reflected Gain to E/A Current Limit Clamp Threshold | V2 = V1 (Note 2) | 5.7 | 6.0 | 6.3<br>.55 | 5.7<br>.45 | 6.0<br>0.5 | 6.3 | V/V<br>V | | PSRR | <del></del> | —————————————————————————————————————— | 70 | <del></del> | .70 | 70 | -00 | dB | | Input Bias Current | | | -2 | -10 | | -2 | -10 | uA | | Delay to Output | (Note 1) | | 50 | 80 | | 50 | 80 | ns | | 2.4 | | | | | | | | | | Output Section | | | 1 05 | | | 05 | | Г | | Output Low Level | Isink = 20mA | 1 | .25 | .4 | | .25 | .4 | V | | Output High Lovel | Isink = 200mA<br>Isource = 20mA | 10 | 1.5<br>185 | 2.2 | 10 | 1.5<br>18.5 | 2.2 | V | | Output High Level | Isource = 20mA | 18<br>17.5 | 18 | | 18<br>17.5 | 18 | ł | ľ | | Rise Time | T <sub>i</sub> = 25C C1= 1nF | 17.5 | 30 | 60 | 17.5 | 30 | 60 | ns | | Fall Time | T <sub>i</sub> = 25C C1 = 1nF | | 30 | 60 | | 30 | 60 | ns | | Output Resistance | $V_{in} < V_{uvlo}$ | 35 | 50 | 65 | 35 | 50 | 65 | KOhms | | Output nesistance | Vin Vuvlo | | 1 30 | - 65 | 33 | | _ 65 | KOnns | | Timer Section: Ct = 1nf, Rc = 4.3K, | Rd = 16K | | | | | | | | | Maximum OFF_Time | T <sub>i</sub> = 25C | 4.5 | 5.0 | 5.5 | 4.5 | 5.0 | 5.5 | us | | Voltage Stability | 9.5 < V <sub>in</sub> < 20V | | 1 | | | 1 | | % | | Temp. Stability | T <sub>min</sub> < T <sub>a</sub> < T <sub>max</sub> (Note 1) | | 5 | | | 5 | | % | | V <sub>peak</sub> | | | 2.9 | | | 2.9 | | ٧ | | V <sub>valley</sub> | | | 2.0 | | | 2.0 | | ٧ | | V <sub>charge</sub> (Pin 8) | I8 = 1mA, V4 = 1.5V | | 4.0 | | | 4.0 | | ٧ | | Maximum Charge Current, I8 | V4 = 1.5V | 1.0 | | | 1.0 | | | mA | Note 1: Although guaranteed, these parameters are not 100% tested in production. Note 2: Reflected Gain here is defined as: A = [V1(2) - V1(1)] / [V3(2) - V3(1)], where V1(2) = 3.5V and V1(1) = 2.5V. ### **ORDERING INFORMATION** | PART NUMBER | 0°C to 70°C | -25°C to 85°C | PACKAGE | |-------------|-------------|---------------|---------| | CS-323CN | * | | 8L PDIP | | CS-323CD | * | ļ | 8L SO | | CS-325CN | * | | 8L PDIP | | CS-325CD | * | | 8L SO | | CS-323IN | | * | 8L PDIP | | CS-325IN | l | <b>*</b> | 8L PDIP | CS-1070 # **5A HIGH EFFICIENCY SWITCHING REGULATOR** #### **DESCRIPTION** The CS-1070 is a monolithic high power switching regulator. It can be operated in all standard switching configurations including buck, boost, flyback, forward, inverting and "Cuk". A high current, high efficiency switch is included on the die along with all oscillator, control, and protection circuitry. Integration of all functions allows the CS-1070 to be built in a standard TO-220 power package. This makes it extremely easy to use and provides "bust-proof" operation similar to that obtained with 3-pin linear regulators. The CS-1070 operates with supply voltages from 3V to 60V, and draws only 6mA quiescent current. It can deliver load power up to 100 watts with no external power devices. By utilizing current-mode switching techniques, it provides excellent AC and DC load and line regulation. The CS-1070 has many unique features not found even on the vastly more difficult to use low power control chips presently available. An externally activated shutdown mode reduces total supply current to $50\mu$ A typical for standby operation. Totally isolated and regulated outputs can be generated by using the optional "flyback regulation mode" built into the CS-1070 without the need for opto-couplers or extra transformer windings. # BLOCK DIAGRAM #### **FEATURES:** - Wide Input Voltage Range 3V-60V - Low Quiescent Current 6mA - Internal 5A Switch - Very Few External Parts Required - Self-Protected Against Overloads - Operates in Nearly All Switching Topologies - Shutdown Mode Draws Only 50μA Supply Current - Flyback-Regulated Mode Has Fully Floating Outputs - Comes in Standard TO-220 Package - Can be Externally Synchronized #### **PIN CONNECTIONS** Tab (Gnd) 1 Vc 2 FB 3 Ground 4 Vsw 5 VIN #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage | | |---------------------------------------|----------------| | CS-1070 | 60V | | Switch Output Voltage | | | CS-1070 | 65V | | Feedback Pin Voltage (Transient, 1ms) | ±15V | | Operating Temperature Range | | | CS-1070 | 0°C to +100°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (Soldering, 10sec) | 300°C | **ELECTRICAL CHARACTERISTICS:** Unless otherwise specified, V<sub>IN</sub> = 15V, V<sub>C</sub> = 0.5V, V<sub>FB</sub> = V<sub>REF</sub>, output pin open. ● Denotes the specifications which apply from 0°C to +100°C. | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------------|-------------------------------------|-----|-------|-------|-------|-------| | | | | | | | | | Reference Voltage | Measured at Feedback Pin | | 1.224 | 1.244 | 1.264 | V | | | | | 1.214 | 1.244 | 1.274 | | | Feedback Input Current | V <sub>FB</sub> = V <sub>REF</sub> | | | 350 | 750 | nA | | | | • | | | 1100 | nA | | Error Amplifier | $\Delta I_c = \pm 25 \mu A$ | | 3000 | 4400 | 6000 | μmho | | Transconductance | | . • | 2400 | | 7000 | μmho | | Error Amplifier Source or | V <sub>c</sub> = 1.5V | | 150 | 200 | 350 | μΑ | | Sink Current | | • | 120 | | 400 | μΑ | | Error Amplifier Clamp | Hi Clamp, V <sub>FB</sub> = 1V | | 1.8 | | 2.3 | V | | Voltage | Lo Clamp, V <sub>FB</sub> = 1.5V | | 0.25 | 0.38 | 0.5 | V | | Reference Voltage Line Regulation | $3V \le V_{IN} \le 60V$ | • | | | 0.03 | %/V | | Error Amplifier Voltage Gain | $0.7V \le V_C \le 1.4V$ | | 500 | 800 | 2000 | V/V | | Minimum Input Voltage | | • | | 2.6 | 3.0 | V | | Supply Current | $3V \le V_{IN} \le 60V, V_C = 0.6V$ | | | 6 | 9 | mA | | Control Pin Threshold | Duty Cycle = 0 | | 0.8 | 0.9 | 1.05 | V | | | | | 0.6 | | 1.2 | v | | Normal/Flyback Threshold | | | 0.4 | 0.45 | 0.52 | V | | on Feedback Pin | | | | | | | | Flyback Reference Voltage | I <sub>FB</sub> = 50μA | | 15 | 16.3 | 17.6 | V | | | | | 14 | | 18 | V | | Change in Flyback Reference Voltage | $0.05 \le I_{FB} \le 1 mA$ | | 4.5 | 6.8 | 8.5 | V | | Flyback Reference Voltage | I <sub>FB</sub> = 50μA | | | 0.01 | 0.03 | %/V | | Line Regulation | $3V \le V_{IN} \le 60V$ | | | | | | | Flyback Amplifier Transconductance | $\Delta I_C = \pm 10 \mu A$ | | 150 | 300 | 500 | μmho | | Flyback Amplifier Source | V <sub>c</sub> = 1.5V Source | • | 15 | 32 | 50 | μΑ | | and Sink Current | I <sub>FB</sub> = 50μA Sink | • | 25 | 40 | 70 | μΑ | ### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-1070 | TO220 | **ELECTRICAL CHARACTERISTICS:** (Continued) Unless otherwise specified, V<sub>IN</sub> = 15V, V<sub>C</sub> = 0.5V, V<sub>FB</sub> = V<sub>REF</sub>, output pin open. ● Denotes the specifications which apply from 0°C to +100°C. | PARAMETER | TEST CONDITIONS | TEST CONDITIONS | | | MAX | UNITS | |----------------------------------------------------|------------------------------------------|-----------------|-----|------|------|-------| | | | | | | | | | Output Switch Breakdown Voltage | $3V \le V_{IN} \le 60V$ , $I_{SW} = 5mA$ | • | 65 | 90 | | V | | Output Switch (Note 1) "On" Resistance | I <sub>SW</sub> = 5A | | | 0.15 | 0.24 | Ω | | Control Voltage to Switch Current Transconductance | | | | 8 | | A/V | | Switch Current Limit | Duty Cycle = 50% | | 5 | | 13 | Α | | | 50% < Duty Cycle = 80% | | 4 | | 10 | Α_ | | Supply Current Increase During Switch On-Time | | | | 25 | 35 | mA/A | | Switching Frequency | | | 35 | 40 | 45 | kHz | | { | | • | 33 | | 47 | kHz | | Maximum Switch Duty cycle | | | 90 | 92 | 97 | % | | Flyback Sense Delay Time | | | | 1.5 | | μs | | Shutdown Mode | 3V ≤ V <sub>IN</sub> ≤ 60V | | | 100 | 250 | μΑ | | Supply Current | V <sub>C</sub> = 0.05V | | | 1 | | ĺ | | Shutdown Mode | 3V ≤ V <sub>IN</sub> ≤ 60V | | 100 | 150 | 250 | mV | | Threshold Voltage | | • | 50 | | 300 | m∨ | Note 1: Measured with $V_c$ in hi clamp, $V_{FB} = 0.8V$ . #### **CS-1070 OPERATION** The CS-1070 is a current mode switcher. This means that switch duty cycle is directly controlled by switch current rather than by output voltage. Referring to the block diagram, the switch is turned "on" at the start of each oscillator cycle. It is turned "off" when switch curent reaches a predetermined level. Control of output voltage is obtained by using the output of a voltage sensing error amplifier to set current trip level. This technique has several advantages. First, it has immediate response to input voltage variations, unlike ordinary switchers which have notoriously poor line transient response. Second, it reduces the 90° phase shift at midfrequencies in the energy storage inductor. This greatly simplifies closed loop frequency compensation under widely varying input voltage or output load conditions. Finally, it allows simple pulse-by-pulse current limiting to provide maximum switch protection under output overload or short conditions. A low-dropout internal regulator provides a 2.3V supply for all internal circuitry on the CS-1070. This low-dropout design allows input voltage to vary from 3V to 60V with virtually no change in device performance. A 40kHz oscillator is the basic clock for all internal timing. It turns "on" the output switch via the logic and driver circuitry. Anti-sat circuitry detects onset of saturation in the power switch and adjusts driver current instantaneously to limit switch saturation. This minimizes driver dissipation and provides very rapid turn-off of the switch. A 1.2V bandgap reference biases the positive input of the error amplifier. The negative input is brought out for output voltage sensing. This feedback pin has a second function; when pulled low with an external resistor, it programs the CS-1070 to disconnect the main error amplifier output and connects the output of the flyback amplifier to the comparator input. The CS-1070 will then regulate the value of the flyback pulse with respect to the supply voltage. This flyback pulse pulse with respect to output voltage in the traditional transformer coupled flyback topology regulator. By regulating the amplitude of the flyback pulse, the output voltage can be regulated with no direct connection between input and output. The output is fully floating up to the breakdown voltage of the transformer windings. Multiple floating outputs are easily obtained with additional windings. A special delay network inside the CS-1070 ignores the leakage inductance spike at the leading edge of the flyback pulse to improve output regualtion. The error signal developed at the comparator input is brought out externally. This pin ( $V_c$ ) has four different functions. It is used for frequency compensation, current limit adjustment, soft starting, and total regulator shutdown. During normal regulator operation this pin sits at a voltage between 0.9V (low output current) and 2.0V (high output current). The error amplifiers are current output (gm) types, so this voltage can be externally clamped for adjusting current limit. Likewise, a capacitor coupled external clamp will provide soft start. Switch duty cycle goes to zero if the $V_c$ pin is pulled to ground through a diode, placing the CS-1070 in an idle mode. Pulling the $V_c$ pin below 0.15V causes total regulator shutdown, with only $50\mu$ A supply current for shutdown circuitry biasing. CS-2841B # **CURRENT MODE PWM CONTROL CIRCUIT** #### DESCRIPTION The CS-2841B provides all the necessary features to implement off-line fixed frequency current-mode control with a minimum number of external components. The CS-2841B is a variation of the CS-2843A designed specifically for use in automotive operation. The low start threshold voltage of typically 8.0V, and the ability to survive 42 volt automotive load dump transients are important for automotive subsystem designs. The CS-2841 series has a history of quality and reliability in automotive applications. The CS-2841B incorporates a precision temperature-controlled oscillator with an internally trimmed discharge current to minimize variations in frequency. A precision duty-cycle clamp eliminates any need for an external oscillator when at, or near, a 50% duty-cycle condition. Duty-cycles greater than 50% are also possible Special logic ensures that Vref is stabilized before the output stage is enabled. Ion-implant resistors provide tighter control of undervoltage lockout. #### **BLOCK DIAGRAM** #### **FEATURES:** - Optimized for off-line control - Internally trimmed temperature compensated oscillator - Maximum duty-cycle clamp - Vref stabilized before output stage is enabled - Low start-up current - Pulse-by-pulse current limiting - Improved U/V lockout - Double pulse suppression - 1% trimmed bandgap reference - High current totem pole output ## PIN CONNECTIONS (TOP VIEW) DIP mΑ 11 17 #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage (Icc<30mA) ......Self Limiting Output Energy (Capacitive Load) ......5μJ Analog Inputs (Pin 2, Pin 3) . . . . . . . . -0.3V to 5.5V Supply Voltage (Low Impedence Source) ......30V **ELECTRICAL SPECIFICATIONS:** Unless otherwise stated, specifications apply for -40≤Ta≤85°C $R_T = 680\Omega$ , $C_T = .022\mu F$ for triangular mode, $R_T = 10K$ , $C_T = 3.3$ nf for sawtooth mode (see Fig. 3) CS-2841B **PARAMETER TEST CONDITIONS** UNITS MIN. TYP. MAX. Reference Section T<sub>i</sub>=25°C, l<sub>o</sub>=1mA Output Voltage 4.90 5.00 5.10 Line Regulation 8.4≤V<sub>IN</sub>≤16V 6 20 m۷ Load Regulation 1≤l<sub>o</sub>≤20mA 6 25 m۷ Temp. Stability (Note 2) 0.2 0.4 mV/°C Total Output Variation 4.82 Line, Load, Temp. (Note 2) 5.18 Output Noise Voltage 10Hz≤f≤10kHz, T<sub>i</sub>=25°C (Note 2) 50 μV Long Term Stability T<sub>A</sub>=125°C, 1000 Hrs. (Note 2) 5 25 m۷ Output Short Circuit T<sub>4</sub>=25°C -30 -100 -180 mΑ **Oscillator Section** Sawtooth Mode: (See Fig. 3)T<sub>j</sub>=25°C 47 52 57 kHz Initial Accuracy Sawtooth Mode: -40°C≤Ta≤+85° 44 52 60 kHz Triangular Mode (see Fig. 3), T<sub>1</sub>=25°C 44 52 60 kHz Voltage Stability 8.4V≤V<sub>cc</sub>≤16V 0.2 1 % Temp. Stability Sawtooth Mode T<sub>MIN</sub>ST<sub>A</sub>ST<sub>MAX</sub> (Note 2) 5 % Triangular Mode T<sub>MIN</sub>ST<sub>A</sub>ST<sub>MAX</sub> (Note 2) 8 96 Amplitude Voscpeak to peak 1.7 v Discharge Current T<sub>i</sub>=25°C 7.4 8.3 9.2 mΑ T<sub>MIN</sub>STaST<sub>MAX</sub> 7.2 9.4 **Error Amp Section** Input Voltage V<sub>COMP</sub>=2.5V 2.42 2.50 2.58 ٧ Input Bias Current V<sub>FB</sub>= 0V -0.3 -2 ıιA 2≤V<sub>0</sub>≤4V 65 90 dB Unity Gain Bandwidth 0.7 1 MHz (Note 2) PSRR 60 70 8.4≤V<sub>CC</sub>≤16V dB Output Sink Current V<sub>FB</sub>=2.7V, V<sub>COMP</sub>=1.1V 2 6 mΑ **Output Source Current** V<sub>FB</sub>=2.3V, V<sub>COMP</sub>=5V -0.5 -0.8 mΑ Vout High V<sub>FR</sub>=2.3V, R<sub>L</sub>=15K to ground 5 6 Vout Low V<sub>FB</sub>=2.7V, R<sub>L</sub>=15K to Pin 8 0.7 ν **Current Sense Section** Gain (Notes 3 & 4) 2.85 3.15 V/V 3 Maximum Input Signal 0.9 V<sub>COMP</sub>=5V (Note 3) 1 1.1 PSRR 8.4\(\subseteq V\_{CC} \le 16V \) (Note 3) 70 dB Input Bias Current V<sub>SENSE</sub>= 0V -2 -10 иΑ Delay to Output T<sub>i</sub>=25° (Note 2) 150 300 ns **Output Section** I<sub>SINK</sub>=20mA 0.1 0.4 Output Low Level I<sub>SINK</sub>=200mA 1.5 2.2 v I<sub>SOURCE</sub>=20mA 13 13.5 v Output High Level 13.5 I<sub>SOURCE</sub>=200mA 12 v Rise Time T<sub>i</sub>=25°C, C<sub>L</sub>=1nF (Note 2) 50 150 ns Fall Time T<sub>i</sub>=25°C, C<sub>L</sub>=1nF (Note 2) 50 150 ne Output Leakage V<sub>CC</sub>=14V, UVLO Active, V<sub>PIN 6</sub>=0 -0.01 -10 μА **Total Standby Current** Start-Up Current Operating Supply Current Parameter measured at trip point of latch with V<sub>PIN 2</sub>=0. Gain defined as: V<sub>FB</sub>=V<sub>SENSE</sub>=0V R<sub>T</sub>=10K, C<sub>T</sub>=3.3nF Notes: 1. Adjust V<sub>CC</sub> above the start threshold before setting at 15V. 2. These parameters, although guaranteed, are not 100% tested in production. ### **ELECTRICAL SPECIFICATIONS** | PARAMETER | TEST CONDITIONS | c | S-284 | UNITS | | |-------------------------------|-----------------|-----|-------|-------|---| | | | | TYP. | MAX. | _ | | Under-Voltage Lockout Section | | | | | | | | | | | | | | Start Threshold | | 7.6 | | 8.4 | V | Fig. 1 # Fig. 2 # NOTES ON CS-2841B TIMING DIAGRAM To generate the PWM waveform, the control voltage from the error amplifier is compared to a current sense signal which represents the peak output inductor current. An increase in V<sub>III</sub> causes the inductor current slope to increase, thus reducing the duty cycle. This is an inherent feed-forward characteristic of current mode control, since the control voltage does not have to change during changes of input supply voltage. When the power supply sees a sudden large output current increase, the control voltage will increase allowing the duty cycle to momentarily increase. Since the duty cycle tends to exceed the maximum allowed, to prevent transformer saturation in some power supplies, the internal oscillator waveform provides the maximum duty cycle clamp as programmed by the selection of $R_T/C_T$ components. #### **APPLICATIONS INFORMATION** #### **Sawtooth Mode** #### Triangular Mode Fig. 3 Oscillator timing capacitor, $C_T$ , is charged by $V_{\text{REF}}$ through $R_T$ and discharged by an internal current source. During the discharge time, the internal clock signal blanks out the output to the LO Vur state, thus providing a user selected maximum duty cycle clamp. Charge and discharge times are determined by the general formulas: Assuming typical values for the parameters in the above formulas: $$\begin{split} &V_{\text{REF}}{=}5.0V,\,V_{\text{UT}}{=}2.7V,\,V_{\text{LT}}{=}1.0V,\,I_{\text{d}}{=}8.3\text{A, then} \\ &t_{\text{c}}{\approx}.5534\,\,R_{\text{T}}C_{\text{T}} \\ &t_{\text{d}}{\approx}R_{\text{T}}C_{\text{T}}\,\ell_{\text{T}}\left(\frac{2.3\text{-.}0083R_{\text{T}}}{4.0\text{-.}0083R_{\text{T}}}\right) \end{split}$$ The frequency and maximum duty cycle can be approximately determined from the following graphs #### OSCILLATOR FREQUENCY VS. CT Fig. 4 #### OSCILLATOR DUTY CYLCLE VS. RT FIG. 5 ### **OPEN-LOOP LABORATORY TEST FIXTURE** High peak currents associated with capacitive loads necessitate careful grounding techniques. Timing and bypass capacitors should be connected close to pin 5 in a single point ground. The transistor and 5K potentiometer are used to sample the oscillator waveform and apply an adjustable ramp to pin 3. # ORDERING INFORMATION | PART NUMBER | PACKAGE | |-------------|---------| | CS-2841B | 8L PDIP | CS-2842A/CS-3842A CS-2843A/CS-3843A # **CURRENT MODE PWM CONTROL CIRCUIT** #### **DESCRIPTION** The CS-3842A provides all the necessary features to implement off-line fixed frequency current-mode control with a minimum number of external components. The CS-3842A family incorporates a new precision temperature-controlled oscillator with an internally trimmed discharge current to minimize variations in frequency. A precision duty-cycle clamp eliminates any need for an external oscillator when at, or near, a 50% duty-cycle condition. Duty-cycles greater than 50% are also possible. Special loce ensures that Vref is stabilized before the output stage is enabled. Ionimplant resistors provide tighter control of under-voltage lockout. Other features include low start-up current, pulse-by-pulse current limiting, and a high-current totem pole output for driving capacitive loads, such as the gate of power MOSFET. The output is low in the off state, consistent with N-channel devices. The CS-3842A series of current-mode control ICs are available in 14-pin and 16-pin "SO" package for surface mount applications as well as 8 pin PDIP and 8 pin CDIP. #### ORDERING INFORMATION | OHDEHIN | OTED ET THE OTEN AT TO IT | | | | | | |------------|---------------------------|-----------------|-------------|--|--|--| | PART NO. | 0°C to<br>70°C | -25° to<br>85°C | PACKAGE | | | | | CS-3842AN | • | | 8LP DIP | | | | | CS-3842AD | | | 14LS0 | | | | | CS-3842ADW | | | 16L SO WIDE | | | | | CS-2842AJ | | • | 8LC DIP | | | | | CS-2842AN | | | 8LP DIP | | | | | CS-2842ADW | | • | 16L SO WIDE | | | | | PART NO. | 0°C to<br>70°C | -25° to<br>85°C | PACKAGE | |------------|----------------|-----------------|-------------| | CS-3843AN | • | | 8LP DIP | | CS-3843AD | • | | 14L S0 | | CS-3843ADW | * | | 16L SO WIDE | | CS-2843AJ | | • | 8LC DIP | | CS-2843AN | | | 8LP DIP | | CS-2843ADW | | ٠ | 16L SO WIDE | #### **BLOCK DIAGRAM** #### **FEATURES:** - Optimized for off-line control - Internally trimmed temperature compensated oscillator - Maximum duty-cycle clamp - Vref stabilized before output stage is enabled - Low start-up current - Pulse-by-pulse current limiting - Improved U/V lockout - Double pulse suppression - 1% trimmed bandgap reference - High current totem pole output #### PIN CONNECTIONS DIP/CDIP #### SO-14 # SO-16 #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage (Icc<30mA)Self Limiting | Output Energy (Capacitive Load)5µJ | |------------------------------------------|-----------------------------------------------------| | Supply Voltage (Low Impedence Source)30V | Analog Inputs (Pin 2, Pin 3)0.3V to V <sub>cc</sub> | | Output Current±1A | Error Amp Output Sink Current10mA | | | | | S-2842 | | C | | | | | |-------------------------------|---------------------------------------------------------------------------------------|----------|----------|-----------|---------------|-----------|--------------|-------|--| | PARAMETER | TEST CONDITIONS | CS-2843A | | | CS-3843A | | | UNITS | | | | | MIN. | TYP. | TYP. MAX. | | MIN. TYP. | | | | | Reference Section | | | | | | | | | | | Output Voltage | T <sub>1</sub> =25°C, l <sub>0</sub> =1mA | 4.95 | 5.00 | 5.05 | 4.90 | 5.00 | 5.10 | V | | | Line Regulation | 12≦V <sub>IN</sub> ≦25V | | 6 | 20 | | 6 | 20 | mV | | | Load Regulation | 1≤l <sub>o</sub> ≤20mA | | 6 | 25 | | 6 | 25 | mV | | | Temp. Stability | (Note 2) | <u> </u> | 0.2 | 0.4 | | 0.2 | 0.4 | mV/°C | | | Total Output Variation | Line, Load, Temp. (Note 2) | 4.90 | <u> </u> | 5.10 | 4.82 | L | 5.18 | V | | | Output Noise Voltage | 10Hz≤f≤10kHz, T <sub>j</sub> =25°C (Note 2) | <u> </u> | 50 | | | 50 | | μV | | | Long Term Stability | T <sub>A</sub> =125°C, 1000 Hrs. (Note 2) | <u> </u> | _ 5 | 25 | | 5 | 25 | mV | | | Output Short Circuit | T <sub>A</sub> =25°C | -30 | -100 | -180 | -30 | -100 | -180 | mA | | | Scillator Section | | | | | | | | | | | Initial Accuracy | Sawtooth Mode (see Fig. 3), T <sub>i</sub> =25°C | 47 | 52 | 57 | 47 | 52 | 57 | kHz | | | | Triangular Mode (see Fig. 3), T,≂25°C | | 52 | 57 | 44 | 52 | 60 | kHz | | | Voltage Stability | 12≦V <sub>cc</sub> ≤25V | | 0.2 | 1 | | 0.2 | 1 | % | | | Temp. Stability | Sawtooth Mode T <sub>MIN</sub> ≤T <sub>A</sub> ≤T <sub>MAX</sub> (Note 2) | | 5 | | | 5 | | % | | | | Triangular Mode T <sub>MIN</sub> ≤T <sub>A</sub> ≤T <sub>MAX</sub> (Note 2) | | 8 | | | 8 | | % | | | Amplitude | V <sub>PIN 4</sub> peak to peak | | 1.7 | | | 1.7 | | ٧ | | | Discharge Current | T <sub>i</sub> =25°C | 7.8 | 8.3 | 8.8 | 7.4 | 8.3 | 9.2 | mA | | | | T <sub>MIN</sub> ≤Ta≤T <sub>MAX</sub> | 7.5 | <u></u> | 9.0 | 7.2 | <u>L</u> | 9.4 | mA | | | rror Amp Section | | | | | | | | | | | Input Voltage | V <sub>PIN 1</sub> =2.5V | 2.45 | 2.50 | 2.55 | 2.42 | 2.50 | 2.58 | V | | | nput Bias Current | | | -0.3 | -1 | | -0.3 | -2 | μΑ | | | A <sub>VOL</sub> | 2≤V <sub>0</sub> ≤4V | 65 | 90 | | 65 | 90 | | dB | | | Unity Gain Bandwidth | (Note 2) | 0.7 | 1 | | 0.7 | 1 | | MHz | | | PSRR | 12≦V <sub>CC</sub> ≦25V | 60 | 70 | | 60 | 70 | | dB | | | Output Sink Current | V <sub>PIN 2</sub> =2.7V, V <sub>PIN 1</sub> =1.1V | 2 | 6 | | 2 | 6 | | mA | | | Output Source Current | V <sub>PIN 2</sub> =2.3V, V <sub>PIN 1</sub> =5V | -0.5 | -0.8 | | -0.5 | -0.8 | $oxed{oxed}$ | mA | | | V <sub>out</sub> High | V <sub>PIN 2</sub> =2.3V, R <sub>L</sub> =15K to ground | 5 | 6 | | 5 | 6 | $\vdash$ | V | | | V <sub>out</sub> Low | V <sub>PIN 2</sub> =2.7V, R <sub>L</sub> =15K to Pin 8 | <u> </u> | 0.7 | 1,1 | <u></u> | 0.7 | 1.1 | | | | current Sense Section | | | | | | | | | | | Gain | (Notes 3 & 4) | 2.85 | 3 | 3.15 | 2.85 | 3 | 3.15 | V/V | | | Maximum Input Signal | V <sub>PIN 1</sub> =5V (Note 3) | 0.9 | 1 | 1.1 | 0.9 | 1 | 1.1 | ٧ | | | PSRR | 12≤V <sub>cc</sub> ≤25V (Note 3) | | 70 | | | 70 | | dB | | | nput Bias Current | | | -2 | -10 | | -2 | -10 | μΑ | | | Delay to Output | T <sub>i</sub> =25° (Note 2) | | 150 | 300 | | 150 | 300 | ns | | | Output Section | | | | | | | | | | | Output Low Level | I <sub>SINK</sub> =20mA | | 0.1 | 0.4 | | 0.1 | 0.4 | V | | | | I <sub>SINK</sub> =200mA | | 1.5 | 2.2 | | 1.5 | 2.2 | V | | | Output High Level | I <sub>source</sub> ≃20mA | 13 | 13.5 | | 13 | 13.5 | | V | | | | I <sub>source</sub> ≈200mA | 12 | 13.5 | | 12 | 13.5 | | V | | | Rise Time | T <sub>i</sub> =25°C, C <sub>L</sub> =1nF (Note 2) | | 50 | 150 | | 50 | 150 | ns | | | all Time | T <sub>j</sub> =25°C, C <sub>L</sub> =1nF (Note 2) | | 50 | 150 | | 50 | 150 | ns | | | Dutput Leakage | V <sub>CC</sub> =14V, UVLO Active, V <sub>PIN 6</sub> =0 | | -0.01 | -10 | | -0.01 | -10 | μΑ | | | otal Standby Current | | | | | | | | | | | Start-Up Current | | Γ - | 0.5 | 1 | | 0.5 | 1 | mA | | | Operating Supply Current | V <sub>PIN 2</sub> =V <sub>PIN 3</sub> =0V R <sub>T</sub> =10K, C <sub>T</sub> =3.3nF | | 11 | 17 | | 11 | 17 | mA | | | V <sub>cc</sub> Zener Voltage | I <sub>cc</sub> =25mA | | 34 | <u> </u> | $\overline{}$ | 34 | | | | $$A = \frac{\Delta V_{PIN 1}}{\Delta V_{PIN 3}} ;0 \le V_{PIN 3} \le 0.8V.$$ Notes: 1. Adjust V<sub>CC</sub> above the start threshold before setting at 15V. 2. These parameters, although guaranteed, are not 100% tested in production. <sup>3.</sup> Parameter measured at trip point of latch with $V_{\text{PIN 2}}$ =0. 4. Gain defined as: #### **ELECTRICAL SPECIFICATIONS** | PARAMETER | TEST CONDITIONS | С | CS-2842A | | | CS-3842A | | | CS-2843A<br>CS-3843A | | | |-------------------------------|-----------------|------|----------|------|------|----------|------|------|----------------------|------|-------| | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | | Under-Voltage Lockout Section | | | | | _ | | | | | | | | Start Threshold | | 15 | 16 | 17 | 14.5 | 16 | 17.5 | 7.8 | 8.4 | 9.0 | V | |------------------------|---------------|----|----|-----|------|----|------|-----|-----|-----|---| | Min. Operating Voltage | After Turn On | 9 | 10 | _11 | 8.5 | 10 | 11.5 | 7.0 | 7.6 | 8.2 | V | Fig. 1 # 3842A/3843A TIMING DIAGRAM #### Fig. 2 #### NOTES ON CS3842A/CS3843A TIMING DIAGRAM To generate the PWM waveform, the control voltage from the error amplifier is compared to a current sense signal which represents the peak output inductor current. An increase in $V_{\rm IN}$ causes the inductor current slope to increase, thus reducing the duty cycle. This is an inherent feed-forward characteristic of current mode control, since the control voltage does not have to change during changes of input supply voltage. When the power supply sees a sudden large output current increase, the control voltage will increase allowing the duty cycle to momentarily increase. Since the duty cycle tends to exceed the maximum allowed, to prevent transformer saturation in some power supplies, the internal oscillator waveform provides the maximum duty cycle clamp as programmed by the selection of $R_{\rm T}/C_{\rm T}$ components. #### **APPLICATIONS INFORMATION** #### Sawtooth Mode ### Triangular Mode Fig. 3 Oscillator timing capacitor, $C_T$ , is charged by $V_{\text{REF}}$ through $R_T$ and discharged by an internal current source. During the discharge time, the internal clock signal blanks out the output to the LO state, thus providing a user selected maximum duty cycle clamp. Charge and discharge times are determined by the general formulas: $$t_{c} = R_{T}C_{T} \ell_{\Pi} \left( \frac{V_{REF} - V_{LT}}{V_{REF} - V_{UT}} \right)$$ $$t_{d} = R_{T}C_{T} \ell_{\Pi} \left( \frac{V_{REF} - I_{d}R_{T} - V_{UT}}{V_{REF} - I_{d}R_{T} - V_{LT}} \right)$$ Assuming typical values for the parameters in the above formulas: $$V_{\text{REF}}$$ =5.0V, $V_{\text{UT}}$ =2.7V, $V_{\text{LT}}$ =1.0V, $I_{\text{d}}$ =8.3mA, then $$\begin{aligned} &t_{c} \!\!\approx \!\! .5534 \; R_{T} C_{T} \\ &t_{d} \!\!\approx \! R_{T} C_{T} \ell n \left( \frac{2.3 \text{-.}0083 R_{T}}{4.0 \text{-.}0083 R_{T}} \right) \end{aligned}$$ The frequency and maximum duty cycle can be approximately determined from the following graphs #### OSCILLATOR FREQUENCY VS. CT Fig. 4 FIG. 5 #### **OPEN-LOOP LABORATORY TEST FIXTURE** High peak currents associated with capacitive loads necessitate careful grounding techniques. Timing and bypass capacitors should be connected close to pin 5 in a single point ground. The transistor and 5K potentiometer are used to sample the oscillator waveform and apply an adjustable ramp to pin 3. # Single CS 3842A Provides Control For 500W 200 KHz Current Mode Power Supply #### **HERMAN NEUFELD** #### INTRODUCTION With the introduction of Cherry's new CS-3842A PWM IC, current-mode is possible for power supplies of a wide range of output power levels. It's low cost makes the CS-3842A particularly attractive in low power DC to DC converter applications. But because this IC can provide a high output current (1A peak 200mA average) it is also capable of driving large power MOSFETS which in turn can switch high amounts of power #### **CURRENT-MODE VS. VOLTAGE-MODE CONTROL** In a switching power supply the output voltage is controlled by varying the conduction duty cycle of the power switch(es). Traditionally duty cycle control was done by comparing the amplified difference of the output voltage feedback signal and a fixed stable reference to a sawtooth waveform derived from an oscillator. This constitutes the basic voltage mode control scheme. It was later improved by allowing a sample of the input voltage to vary the slope of the sawtooth waveform. This feedforward scheme provides excellent line regulation in most of the popular circuit topologies. However, the task of compensating voltage mode converters has not been simple because of the resonant peak and 40dB/decade rolloff associated with the output LC filter. In current mode control the control signal obtained from the error amplifier is compared with a signal representing the peak inductor current and forms a second loop in the circuit as shown in Figure 1. The advantages and disadvantages of current mode control are: #### Advantages: - Instantaneous correction to line voltage variations because the inductor current slope varies with input voltage. - Since the peak inductor current is controlled the power supply behaves like a voltage controlled current source and the pole associated with the inductor is eliminated This makes the power supply essentially stable to begin with - Equal current sharing in paralled power stages is possible when both share the same control signal and have the same current sense circuits. - Due to the current limiting property of current-mode control a current limit amplifier is not necessary. - Current-mode control provides flux balancing in push-pull circuits. #### Disadvantages: Slope compensation is required for peak versus average inductor current error and to compensate for instabilities associated with load disturbances in single ended topologies operating at greater than 50% duty cycle. The turn-ON current spike caused by the reverse diode recovery of the output free wheeling diode may cause premature shutdown. The circuit can also be susceptible to noise generated by the power switches. The half bridge topology is prone to a runaway condition when operated in current-mode control. FIG.1 BASIC CIRCUIT ILLUSTRATING CURRENT - MODE CONTROL If the current sense signal is properly filtered noise induced problems including the turn-ON spike can be avoided. By deliberately adding more slope to the current sense signal, or subtracting it from the control voltage signal, the instablity due to greater than 50% duty cycle operation can be overcome. Slope compensation also aids in reducing the uncertainty at the point of trigger in the PWM comparator when shallow current ramps are involved, and also helps the peak current appear higher than the turn-on spike thus eliminating premature shutdown. Figure 2A illustrates how the peak current detection scheme in current mode control produces a change in the average current when relying on the feedforward property of current mode to compensate for line voltage variations. If a slope equal to one-half the negative going inductor current slope is added to the current sense signal or subtracted from the control signal this error is corrected, as shown in Figure 2b. (a) PEAK VS. AVERAGE CURRENT ERROR (b) I AVG. IS CONSTANT FOR VARYING DUTY CYCLE, (CONSTANT LOAD) FIGURE 2 #### **CURRENT—MODE CONTROL WITH THE CS-3842A** Figure 3 shows a CS-3842A block diagram containing the basic functions necessary to implement current-mode control. This device will operate from 10V to 30V from a low impedance voltage source or can be current fed if the current is limited to less than 30mA. It is optimized to be driven off the rectified line voltage for start-up, requiring typically a current of only 0.5mA. FIG. 3 CS 3842A/3843A BLOCK DIAGRAM An auxiliary supply voltage is then normally used when the device is in operation as shown in Figure 4. When operating with a supply voltage between 10V and 16V a bootstrap circuit which provides more than 16V is required for overcoming the device's under-voltage lockout circuit turn-ON threshold. The wide hysteresis band (6V) is provided to accommodate variations in the input voltage to the CS-3842A. For applications requiring lower UVLO thresholds the CS-3843A can be used. This IC is equivalent to the CS-3842A but with the exception that it will turn ON at 8.4V and turn OFF at 7.9V. FIG. 4 COMMON OFF-LINE OPERATION OF CS 3842A #### THE OSCILLATOR SECTION After $V_{ref}$ is stabilized the timing capacitor, $C_t$ charges through $R_t$ up to about 2.7V, then discharges down to about 1.1V for every cycle of the oscillator. Since $C_t$ must begin charging from 0 volts instead of 1.1V on the first cycle, the ON time would be longer than in subsequent cycles. This is objectionable in certain applications so the CS-3842A latches the output to its low state until the end of the first cycle (Figure 5). Another feature in this device regarding the oscillator is that the internal current source which discharges $C_t$ is trimmed to provide an accurate maximum duty cycle clamp without relying on external timers to synchronize the oscillator. The timing components can be selected, not only to set the frequency of the oscillator, but also to set the maximum duty cycle permitted in the power supply topology used. FIG. 5 THE FIRST PULSE IS BLANKED OUT BECAUSE IT EXCEEDS THE MAXIMUM DUTY CYCLE CLAMP Typical waveforms illustrating the CS-3842A in operation are shown in Figure 6. During the discharge cycle of the $R_{\rm t}/C_{\rm t}$ waveform it can be seen how the oscillator internally blanks the output to limit the duty cycle, which is selected by the user. When $V_{\rm in}$ increases, the slope of the switch current (which actually is the combination of the inductor current slope referred to the primary, the transformer magnetizing current, and any slope compensation) also increases such as to provide instant duty cycle correction without using the error amplifier's dynamic range. Next, if a sudden increase in load current occurs the error amplfier shifts the control line to a higher level in order to allow the inductor to conduct more current. Since the rate of change of the current on the inductor is fixed by the voltage applied, if the peak current does not intersect the control line the duty cycle clamp will time out first and prevent the conduction time from exceeding the maximum ON time. Also, since the output voltage drops due to the load increase, the down-slope of the inductor current decreases as well, allowing the current pulse to rapidly converge to a steady state value. #### **APPLYING THE CS-3842A** Combining the high frequency operation of the oscillator with the high current drive capability of the CS-3842A a 500W, 200KHz power supply was designed for this application. Since the CS-3842A has only one output it is solely limited to single ended topologies. A two transistor forward converter was then chosen for this application. Advantages of this topology are: First, the voltage rating for the MOSFETs is reduced to one-half that of a single transistor forward converter. (400V compared to 800V). Besides, it is unlikely that an 800V, 10A MOSFET be found, and still be cost effective! Second, snubber networks are required only for load line shaping of the MOSFETs. The energy stored in the leakage inductance is effectively returned to the input via clamp diodes. Third, the ripple current rating on the output filter capacitor is less severe than in flyback converters. One notable disadvantage of this topology is the limit on the maximum duty cycle which results in less efficient transformer utilization. The complete schematic of the power supply is shown in Figure 7. FIGURE 7 SCHEMATIC OF 500W, 200KHz POWER SUPPLY #### INPUT SECTION To determine the required capacitance the input power should be approximately known and this can be done by making an estimate of the power losses expected in the circuit. **Expected Losses** =44W Schottky diodes: (80A) (.55V) Power MOSFETs: Assume 5% of Po =25W Diodes on +12V output. (two diodes conduct at any one time: (.8V)(4A)(2) =6W **Power Tranformer:** =20W =10W Inductors: (estimate) Snubbers, control ckt, etc: =20W Total estimated losses =125W Expected Input Power =625W Input Capacitance: Since the AC input voltage is rectified, the capacitors must deliver energy at twice the line frequency. $$E_{in} = \frac{P_{in}}{2f} = \frac{625}{(2)(60)} = 5.21 \text{ JOULES}$$ (1) The minimum peak voltage expected is $187\sqrt{2}$ -2 = 262V. The 2V accounts for 2 diode drops on the input bridge. If we assume initially the capacitor valley voltage to be 200V then from $$E_{in} = \frac{1}{2} C_{eq} (V_{pk}^2 - V_{min}^2)$$ (2) $C_{eq} = 364 \mu f$ or C=728uf because the two capacitors are in series. Anticipating tolerances and going through some iterations to find a commercially available capacitor that would meet the ripple current requirements two Sprague 1300 uf/200V 36DX series capacitors were selected. The valley voltage is recalculated using Eqn. (2) and found to be 229V. The capacitor conduction time is then determined. $$t_c = \frac{\cos^2(V_{\text{min}}/V_{\text{pk}})}{2\pi f} = 1.35 \text{ msec}$$ (3) The instantaneous maximum capacitor charging current is $$j_{chg} = C_{eq} (V_{pk} - V_{min}) / t_c = 15.9A$$ (4) Assuming a rectangular shaped charging current pulse, the RMS value is: $$I_{chg} = I_{pk} \sqrt{2ft_c} = 6.4 A \tag{5}$$ The DC current is $$I_{dc} = I_{pk} (2ft_c) = 2.58A$$ (6) Since the DC component of the current is zero in the capacitors, the RMS value of the charging current becomes $$I_{rms} = \sqrt{I_{chg}^2 - I_{dc}^2} = 5.86A$$ (7) The discharge current is determined as follows $$I_{dis} = I_{in} \left( \frac{T}{2} - t_{c} \right) \frac{2}{T} = \frac{P_{in}}{V_{pk}} \left( \frac{T}{2} - t_{c} \right) \frac{2}{T}$$ $$= \frac{P_{in}}{V_{pk}} \left( \frac{I}{2f} - t_{c} \right) 2f$$ $$= \frac{P_{in}}{V_{pk}} \left( I - 2tcf \right)$$ (8) Substituting in Eqn.(8) the known parameters gives $I_{\text{als}}$ =2A. Now, the total RMS capacitor current is $$I_{rms_{tot}} = \sqrt{I_{rms}^2 + I_{dis}^2} = 6.19A \qquad (9)$$ The manufacturer's maximum RMS current specified at 85°C and 120Hz is 3.15A, but at less than 55°C this value is multipled by a factor of 2 or 6.30A. This is still acceptable in most commercial applications. Keep in mind that a higher value of capacitance reduces the charging capacitor duty cycle not only increasing the RMS current in the capacitors but also increasing the peak charging current, putting a severe stress on the input rectifiers Repeating the above calculations for 50Hz input frequency the RMS current comes out to be 5.92A, which is still within the capacitor's specifications. The input bridge rectifier must be chosen so it will be able to handle the peak capacitor charging current plus the DC current into the power supply. Surge current limiting during start-up should also be provided. #### **POWER TRANSFORMER DESIGN** Operating at 200KHz the criteria for core selection is more than simply determining the core winding window area product. Core losses and winding losses due to AC resistance increase with increasing frequency and contribute to a higher temperature rise in the transformer. To analyze these and other factors in selecting the core would be beyond the scope of this paper. The core chosen is a Magnetics Inc. PQ4040, P material. The turns ratio is given by $$N = \frac{(V_{in(min)} - 2V_T) D_{max}}{V_0 + V_L + V_f}$$ (10) where: $V_{\text{in (min)}}\text{=}\text{the minimum dc voltage above which the power supply regulates}$ $V_T$ =the drain to source ON voltage across a MOSFET at full load. D<sub>max</sub>=the maximum duty cycle. Vo=the output voltage. $V_L$ =dc resistance voltage drop in the filter choke at FL. $V_f$ =forward drop across the Schottky diode at FL. $$n = \frac{(200-6)(.45)}{5+.2+6} = 15$$ Note that V<sub>in(min)</sub> is lower than the input capacitor valley voltage in order to provide some hold-up time. The saturation flux density for P material at high temperature is a little above 3000 Gauss. To prevent core saturation due to a sudden load step increase at high line, and to keep the core losses down, a safe value of 1500G is used. The minimum primary turns for a forward converter is given by $$N_{p} > \frac{V_{in(min) \times 10^{8}}}{2 \triangle R_{max} \triangle_{p} f}$$ (II) where A<sub>e</sub>= effective core area (cm<sup>2</sup>) fs= switching frequency $$N_p > \frac{200 \times 10^8}{2(1500)(2.01)(2 \times 10^5)} = 17 \text{ T}$$ In order to obtain the right voltages for the number of turns and be able to fit the wire effectively in the bobbin the primary uses 30 turns composed of six #24AWG wires in parallel. The reason for using 5 wires in parallel as opposed to a single larger wire is to reduce the AC resistance in the wires caused by the skin effect. To minimize the primary leakage inductance a split primary was used to completely surround the main secondary. A four turn auxilliary winding of #30AWG was wound on top of the primary, separated by tape, in order to provide good coupling of the primary. This is again repeated in the second primary half and the two auxiliary windings paralleled. The secondary consists of two turns of two 16-mil copper for strips 0.9" wide. And finally the ± 12 volt secondary is a split 10 turn winding consisting of two #19 AWG wires. Shields were also placed between the primary and the main secondary to return any noise coupled by parasitic capacitance in the windings. The transformer was also designed to provide adequate line isolation. A summary of the transformer data is as follows: | Winding | Turns | |---------------|--------| | Primary | 30 | | 5V secondary | 2 | | ±12 secondary | 5 each | | Auxiliary | 4 | The auxiliary winding provides power to the CS-3842A once the IC is in operation. The two zener diodes on the auxiliary supply circuit clamp the voltage on the reset cycle to a maximum of 27.8V, which translates to (30/4)(27.8V) = 208.5V on the primary. To determine the power available at the auxiliary winding the magnetizing current must be calculated first. This is done by determining the primary inductance. For the PQ-4040, P material, the inductance factor, $A_L$ , given is 5020mH/1000 turns. The primary inductance is $5020(30/1000)^2 = 4.5mH$ . The magnetizing current is then $$I_{mag} = \frac{V_{min} D_{max}}{L_{D} f_{S}} = \frac{(200)(.45)}{(4.5 \times 10^{3})(2 \times 10^{5})} = 100 \text{ mA} \quad (12)$$ On the auxiliary winding, the current is scaled in proportion to the turns ratio, therefore $l_{aux}$ = (7.5) (100mA) = 750mA. Averaging this current over one cycle gives a current of $l_{aux}$ (1- $D_{max}$ )/2 = 200 mA. If the reset voltage is 27.8V during (1- $D_{max}$ ), the power available is about 3.15W. If the control circuit demands more power than that provided by the auxiliary winding the reset voltage will start to drop. To correct this problem a small gap may be placed in the transformer core. If the energy available is more that required by the control circuitry a bleeder resistor should be added to protect the zenor diodes from excessive power dissipation. #### **OUTPUT FILTER DESIGN** During t<sub>off</sub> we write a voltage equation around the loop indicated by the current direction in Figure 8. $$V_{L} = V_{O} + V_{F} = \frac{L\Delta I_{L}}{t_{OFF}}$$ (13) FIG. 8 THE OUTPUT FILTER CIRCUIT. The maximum OFF time is then determined from the minimum duty cycle. $$D_{min} = \frac{V_{in(min)} D_{max}}{V_{in(max)}} = \frac{194 V (0.45)}{370 V} = 0.23 \quad (14)$$ $$t_{off(max)} = (I - D_{min}) T_s = 3.85 \,\mu sec$$ (15) If we select the inductor current ripple, $\Delta I_L = 8A$ then the value of inductance required is, from equation (13). $$L = \frac{V_L \int off(max)}{\Delta I_L} = \frac{(5.6)(3.8 \times 10^{-6})}{8} = 2.7 \mu H$$ (16) The maximum DC current through the inductor is 80A. From this we determine the $Ll^2$ requirement. $$LI^2 = (2.7 \times 10^{-6})(80)^2 = 17.3 \text{ mJ}$$ (17) This value is helpful in selecting the core size. The core selected here is a Ferroxcube EC-52-3C8. EC cores are very popular because they provide adequate space for large wire sizes which are required for low voltage high current applications. Because the windings are not totally enclosed by the core better cooling is possible. The required inductance factor can be calculated from $$A_{L} = \frac{(BA_{e})^{2} \times 10^{-4}}{L I^{2}}$$ (18) For a flux density of 1500 Gauss: $$A_L = \frac{[[1500](1.8]]^2 \times 10^{-4}}{17.3} = 42 \text{ mH/1000 TURNS}$$ The ampere-turns required is $$NI = \frac{IOBA_e}{A_1} = \frac{IO(1500)(1.8)}{42} = 643 \text{ At}$$ (19) dividing by the current the number of turns required is $$N = 643/80 = 8T$$ The gap required is The core can be gapped by grinding down the center post. You can select a gapped core like the EC52G-3C8(2X) which has a 180 mil gap and grind it down to size. Another method would be to put spacers in the outer posts. Since the length of the gap must be made proportional to the cross sectional area of the core where the gap is, a little geometry is required to approximate the area of the outer posts. The following relation can be used to convert the center post gap required, $I_{\rm g}$ , to the length of an equivalent gap using spacers, $I'_{\rm g}$ $$\int_{\mathbf{g}}^{1} = .3643 \lambda_{\mathbf{g}} \tag{21}$$ Substituting the value of I<sub>g</sub> required we obtain I'<sub>g</sub>=77 mils. To be able to conduct the full load current two strips of 16 mil by 1 inch copper foil was used. The following formula can be used to calculate the filter capacitance, $$C = \frac{\triangle I_L}{8f_s \triangle V_{pp}}$$ (22) where $V_{pp}$ is the peak-to-peak voltage ripple desired. For this application 80mV was chosen. Therefore $$C = \frac{8}{8(2 \times 10^5) (.08)} = 62.5 \,\mu f$$ The ESR required is: $$R_{ESR} = \frac{Vpp}{I_L} = \frac{0.08}{8} = 10 \, m_{\Omega}$$ (23) Six 10 microfarad polypropylene capacitors are used yielding a combined ESR of 1.5m $\Omega$ #### **CURRENT SENSE CALCULATION** The peak current on the primary is the sum of the peak inductor currents of the secondaries referred to the primary by their turns ratios plus the magnetizing current. $$I_{pri(pk)} = \frac{84}{15} + 2(\frac{4.5}{6}) + 1 = 7.2 A$$ Allowing a margin on the current limit use 7.5A. Because this current would require a 5 watt current sensing resistor to develop a 1 volt signal amplitude a current transformer was used with a turns ratio of 100. $$I_{cs} = 7.5/100 = 75 \,\text{mA}$$ The required current sense resistor becomes $$R_{cs} = 1/.075 = 13.3 \Omega$$ A low pass filter was used to smooth out high frequency noise coupled to the current sense signal. #### **CLOSED LOOP DESIGN** The zero associated with the capacitor bank ESR is at a frequency of $$f_{ESR} = \frac{1}{2\pi (1.5 \times 10^{-3}) (60 \times 10^{-6})} = 1.77 \text{ MHz}$$ The two load resistance extremes in the main output are: $$R_{o(min)} = 5V/80A = 0.0625\Omega$$ $R_{o(max)} = 5V/5A = I_{\Omega}$ Note that the voltage feedback loop looks only at the 5V output. The output capacitor bank and the load resistance form a moving pole with corner frequencies at $$f_{p \text{ (max)}} = \frac{1}{2 \text{ 11 Ro(min) C}} = 42 \text{ KH}_{z}$$ (24) $$f_{p(min)} = \frac{1}{2 \text{T} R_{0,(max)} C} = 2.65 \text{ KHz}$$ (25) The output-to-control signal is expressed as $$\frac{V_0}{V_c} = \frac{\dot{L}_L}{V_c} R_0 H_f(S) = \frac{n n' R_0}{3 R_{cs}} (\frac{1 + S R_{ESR} C}{1 + S R_0 C})$$ (26) where: n= primary to second turns ratio n' current sense transformer turns ratio. At maximum load $$\frac{V_0}{V_c}\Big|_{f\to 0} = \frac{15(100)(.0625)}{3(13.3)} = 2.35,742 dB$$ At the minimum load $$\frac{V_0}{V_0}\Big|_{f\to 0} = \frac{15(100)(1)}{3(13.3)} = 37.6, 31.5 dB$$ For good overall stability, the unity gain loop crossover should be chosen at a frequency less than one-fourth the switching frequency. Selecting the crossover frequency to be 42KHz the error ampliflier is required to provide -7.42dB compensation. The compensation network used is shown in Figure 9. Letting the error amplifier gain cross unity at 2.65KHz good overall gain bandwith product can be acheived combined with adequate phase margin. Calculating the corner frequency for the zero we have. $$7.42 = -20 (\log 2.65 - \log f_z)$$ Solving for fz we get 6.23KHz To provide -7.42dB the attenuation ratio should be .4256. From this, $C_1$ becomes 5.9nF and since $R_1$ =10K then $R_2$ =4.3K. The gain vs frequency response curves are shown in Figure 9. FIG. 9 FREQUENCY RESPONSE DIAGRAM FOR POWER SUPPLY. INSET E/A CONFIGURATION. To provide isolated output voltage feedback to the error amplifier a small signal transformer, T4, is used. This transformer is switched at 200KHz by using the power transformer's 5V secondary output to drive a transistor. On the secondary of T4 one diode is used to rectify the output while another diode is connected in opposite direction so as to cancel the temperature dependence effect of the forward voltage of the first diode. #### **OTHER CONSIDERATIONS** When designing high power converters the combined effect of high power with high frequency requires a very careful layout. Identify all the high di/dt paths making them short, and keeping them away from the control circuit. Bypassing of the input DC bus should be done right at the power MOSFETs while low level bypassing should be done at the $V_{\rm cc}$ input of the CS-3842A. The feedback signals, especially the one from the voltage feedback, go to the high impedence input of the error amplifier and can not be bypassed without affecting the amplifier's dynamic performance. The use of a separate low level ground is also recommended, especially of ground plane construction. When using the CS-3842A to drive inductive loads, as in the case of transformer coupled drive circuits, there is a tendency to drive the output pin below ground, thus interfering with the IC's operation. To correct this problem a low power Schottky diode should be connected from pins 5 to 6 to clamp the output. Another point to keep in mind is that when the oscillator is used also as a maximum duty cycle clamp, the noise on the $R_t/C_t$ should be minimized, again by careful layout of the board. Slope compensation is not required in this application because of less than 50% duty cycle operation and because the filter on current sense signal prevents the turn-ON spike from prematurely tripping the PWM comparator. To be capable of operating efficiently at light loads and also reduce the ripple current on the output capacitors, the inductor current ripple was made small. Shallow inductor current ramps also reduce the peak to average inductor error to a negligible amount. Figure 10 shows some characteristic waveforms of this power supply. FIGURE 10 (a) CS-3842A OUTPUT VOLTAGE AND CURRENT (200mA/div) (b) V<sub>DS</sub>(TOP), I<sub>D</sub>(BOT) (.5A/div) LOW LOAD (c) VDS(TOP), ID (BOT) (2A/div) HIGH LOAD Ferroxcube 768XTI88-3E2A Ferroxcube EC52-3C8 8T 2X .016 X 1 Cu. foil 77 mil gap on all three posts Ferroxcube 2616PA250-3B7 22T 5X (2 #27 in parallel) 8T #27 8T #27 4T #27 #### **MAGNETICS** TI: Core: Magnetics Inc. P-44040-UG Pri: 30T 6X #24AWG split around main secondary. Aux: 4T #30AWG in parallel Sec (5V): 2T 2X .016 X .9 Cu. foil 10T C.T. 2 X #19 Sec (+12V): T2: Core: Ferroxcube 846XT250-3C8 Pri: 16T #22 Secondaries: 14T #22 Ferroxcube 768XT188-3E2A T3: Core: Pri: #### Sec: 100T, #32 #### **REFERENCES** B. Holland, "Modeling, Analysis and Compensation of the Current Mode Converter" Proceedings of Powercon 11, Paper I-2, 1984 C. Deisch "Simple Switching Control Method Changes Power Converter Into a Current Source" PESC '78 Record (IEEE Publication 78CH1337-AES), pp 300-306. T4: Core: Pri: Sec: Ter: Winding: Winding: LI: Core: L2: Core: 4 CS-2844/CS-3844 CS-2845/CS-3845 # **CURRENT MODE PWM CONTROL CIRCUIT** #### DESCRIPTION The CS-3844/45 provides all the necessary features to implement off-line fixed frequency current-mode control with a minimum number of external components. The CS-3844 family incorporates a new precision temperaturecontrolled oscillator to minimize variations in frequency. An internal toggle flip-flop, which blanks the output off every other clock cycle, limits the duty-cycle range to less than 50%. An under-voltage lockout ensures that V<sub>REF</sub> is stabilized before the output stage is enabled. In the CS-2844/CS-3844 turn on occurs at 16V and turn Off at 10V. In the CS-2845/CS-3845 turn on is at 8.4V and turn Off at 7.6V. Other features include low start-up current, pulse-by-pulse current limiting, and a high-current totem pole output for driving capacitive loads, such as gate of a power MOSFET. The output is low in the off state, consistent with N-channel devices. #### ORDERING INFORMATION | PART NO. | 0°C to<br>70°C | -25° to<br>85°C | PACKAGE | |-----------|----------------|-----------------|-------------| | CS-3844N | • | | 8L PDIP | | CS-3844D | • | | 14L S0 | | CS-3844DW | • | | 16L SO WIDE | | CS-2844N | | • | 8L PDIP | | CS-2844J | | • | 8L CDIP | | CS-2844DW | | | 16L SO WIDE | | PART NO. | 0°C to<br>70°C | -25° to<br>85°C | PACKAGE | |-----------|----------------|-----------------|-------------| | CS-3845N | ٠ | | 8L PDIP | | CS-3845D | • | | 14L S0 | | CS-3845DW | ٠ | | 16L SO WIDE | | CS-2845N | | • | 8L PDIP | | CS-2845J | | • | 8L CDIP | | CS-2845DW | | • | 16L SO WIDE | #### **BLOCK DIAGRAM** #### FEATURES: - Optimized for off-line control - Temperature compensated oscillator - 50% maximum duty-cycle clamp - V<sub>REF</sub> stabilized before output stage is enabled - Low start-up current - Pulse-by-pulse current limiting - Improved U/V lockout - Double pulse suppression - 1% trimmed bandgap reference - High current totem pole output #### **PIN CONNECTIONS** DIP/CDIP #### SO-14 #### SO-16 #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage (Icc<30mA) | Output Energy (Capacitive Load)5µJ<br>Analog Inputs (V <sub>FB</sub> , V <sub>SENSE</sub> )0.3V to 5.5V | |---------------------------|---------------------------------------------------------------------------------------------------------| | Output Current±1A | Error Amp Output Sink Current | ELECTRICAL SPECIFICATIONS: Unless otherwise stated, specifications apply for -25≤Ta≤85°C for CS-2844/2845, 0≤Ta≤70°C for CS-3844/3845. Vcc=15V (Note 1); R==10K C=3 on for sawtooth mode | PARAMETER | TEST CONDITIONS | | CS-284<br>CS-284 | | | UNITS | | | |-------------------------------|------------------------------------------------------------------------------------|-----------------|------------------|-------------|---------------|-------------|----------|--------------| | FARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | Reference Section | | | | | | | | | | Output Voltage | T,=25°C, I <sub>REF</sub> =1mA | 4.95 | 5.00 | 5.05 | 4.90 | 5.00 | 5.10 | | | Line Regulation | 12≦V <sub>IN</sub> ≤25V | | 6 | 20 | | 6 | 20 | mV | | Load Regulation | 1≤I <sub>REF</sub> ≤20mA | | 6 | 25 | | 6 | 25 | m∨ | | Temp. Stability | (Note 2) | | 0.2 | 0.4 | | 0.2 | 0.4 | mV/°C | | Total Output Variation | Line, Load, Temp. (Note 2) | 4.90 | | 5.10 | 4.82 | | 5.18 | | | Output Noise Voltage | 10Hz≤f≤10kHz, T <sub>i</sub> =25°C (Note 2) | | 50 | | | 50 | | μ٧ | | Long Term Stability | T <sub>A</sub> =125°C, 1000 Hrs. (Note 2) | | 5 | 25 | | 5 | 25 | mV | | Output Short Circuit | T <sub>A</sub> =25°C | -30 | -100 | -180 | -30 | -100 | -180 | mA | | Oscillator Section | | | | | | | | | | Initial Accuracy | Sawtooth Mode, T <sub>i</sub> =25°C | 47 | 52 | 57 | 47 | 52 | 57 | kHz | | Voltage Stability | 12≤V <sub>ee</sub> ≤25V | | 0.2 | 1 | | 0.2 | 1 | % | | Temp. Stability | Sawtooth Mode T <sub>MIN</sub> ≤T <sub>A</sub> ≤T <sub>MAX</sub> (Note 2) | | 5 | | | 5 | | 94 | | Amplitude | Vosc (peak-to-peak) | | 1.7 | | | 1.7 | | V | | Error Amp Section | | | | | | | | | | Input Voltage | V <sub>COMP</sub> =2.5V | 2.45 | 2.50 | 2.55 | 2.42 | 2.50 | 2.58 | | | Input Bias Current | V <sub>FB</sub> =0V | | -0.3 | -1 | | -0.3 | -2 | μΑ | | Avol | 2≤V <sub>0</sub> ≤4V | 65 | 90 | | 65 | 90 | | dB | | Unity Gain Bandwidth | (Note 2) | 0.7 | 1 | | 0.7 | 1 | | MHz | | PSRR | 12≤V <sub>cc</sub> ≤25V | 60 | 70 | | 60 | 70 | | dB | | Output Sink Current | V <sub>FB</sub> =2.7V, V <sub>COMP</sub> =1.1V | 2 | 6 | | 2 | 6 | | mA | | Output Source Current | V <sub>FB</sub> =2.3V, V <sub>COMP</sub> =5V | -0.5 | -0.8 | | -0.5 | -0.8 | | mA | | V <sub>OUT</sub> High | V <sub>FB</sub> =2.3V, R <sub>L</sub> =15K to ground | 5 | 6 | | 5 | 6 | | | | V <sub>OUT</sub> Low | V <sub>FB</sub> =2.7V, R <sub>L</sub> =15K to V <sub>REF</sub> | | 0.7 | 1.1 | | 0.7 | 1.1 | | | Current Sense Section | | | | | | | | | | Gain | (Notes 3 & 4) | 2.85 | 3 | 3.15 | 2.85 | 3 | 3.15 | V/V | | Maximum Input Signal | V <sub>COMP</sub> =5V (Note 3) | 0.9 | 1 | 1.1 | 0.9 | 1 | 1.1 | | | PSRR | 12≤V <sub>CC</sub> ≤25V (Note 3) | <del> ""</del> | 70 | | _ <del></del> | 70 | | dB | | Input Bias Current | Vsense=0V | <u> </u> | -2 | -10 | | -2 | -10 | <u>μ</u> Α | | Delay to Output | T,=25° (Note 2) | <u> </u> | 150 | 300 | | 150 | 300 | ns | | Output Section | 1 120 (100.2) | | 100 | 000 | <b>L</b> | | 1 000 1 | | | | I <sub>SINK</sub> =20mA | г — | 0.1 | 0.4 | | 0.1 | 0.4 | | | Output Low Level | I <sub>SINK</sub> =200mA | | 1.5 | 2.2 | $\vdash$ | 1.5 | 2.2 | | | | I <sub>SOURCE</sub> =20mA | 13 | 13.5 | <del></del> | 13 | 13.5 | | <del>`</del> | | Output High Level | Isource=200mA | 12 | 13.5 | $\vdash$ | 12 | 13.5 | $\vdash$ | <del>-</del> | | Rise Time | T <sub>1</sub> =25°C, C <sub>1</sub> =1nF (Note 2) | Ϊ́ | 50 | 150 | ۰ | 50 | 150 | ns | | Fall Time | T <sub>I</sub> =25°C, C <sub>L</sub> =1nF (Note 2) | | 50 | 150 | | 50 | 150 | ns | | Total Standby Current | | | | | | _ | | | | Start-Up Current | | T | 0.5 | 1 | | 0.5 | 1 | mA | | Operating Supply Current | V <sub>FB</sub> =V <sub>SENSE</sub> =0V R <sub>T</sub> =10K, C <sub>T</sub> =3.3nF | | 11 | 17 | | 11 | 17 | mA | | V <sub>cc</sub> Zener Voltage | I <sub>cc</sub> =25mA | | 34 | | | 34 | | | | PWM Section | | | | | | | | | | Maximum Duty Cycle | | 46 | 48 | 50 | 46 | 48 | 50 | % | | Minimum Duty Cycle | | | <del></del> | 0 | <u></u> | <del></del> | 0 | <u>^</u> | 3. Parameter measured at trip point of latch with $V_{\text{FB}}{=}0$ . 4. Gain defined as: $A = \frac{\Delta V_{COMP}}{\Delta V_{SENSE}} ; 0 \le V_{SENSE} \le 0.8V.$ Notes: 1 Adjust V<sub>CC</sub> above the start threshold before setting at 15V 2 These parameters, although guaranteed, are not 100% tested in production. #### **ELECTRICAL SPECIFICATIONS** | PARAMETER | TEST CONDITIONS | TEST CONDITIONS CS-2844 | | CS-3844 | | | CS-2845<br>CS-3845 | | | UNITS | | |----------------------------|-----------------|-------------------------|------|---------|------|------|--------------------|------|------|-------|---| | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | Under-Voltage Lockout Sect | lion | | | | | | | | | | | | Start Threshold | | 15 | 16 | 17 | 14.5 | 16 | 17.5 | 7.8 | 8.4 | 9.0 | V | | Min. Operating Voltage | After Turn On | 9 | 10 | 11 | 8.5 | 10 | 11.5 | 7.0 | 7.6 | 8.2 | V | #### **UNDER-VOLTAGE LOCKOUT** Fig. 1 #### 3844/3845 TIMING DIAGRAM switch with extraneous leakage currents. #### NOTES ON CS-3844 TIMING DIAGRAM To generate the PWM waveform, the control voltage from the error amplifier is compared to a current sense signal which represents the peak output inductor current. An increase in V<sub>IN</sub> causes the inductor current slope to increase, thus reducing the duty cycle. This is an inherent feed-forward characteristic of current mode control, since the control voltage does not have to change during changes of input supply voltage. When the power supply sees a sudden large output current increase, the control voltage will increase allowing the duty cycle to momentarily increase. Since the duty cycle tends to exceed the maximum allowed, to prevent transformer saturation in some power supplies, the internal oscillator waveform provides the maximum duty cycle clamp as programmed by the selection of $R_{\text{T}}/C_{\text{T}}$ components. #### **APPLICATION INFORMATION** Charge and discharge times are determined by the general formulas: Assuming typical values for the parameters in the above formulas: $V_{REF}$ =5.0V, $V_{UT}$ =2.7V, $V_{LT}$ =1.0V, $I_d$ =8.3mA, then t<sub>c</sub>≈.5534 R<sub>T</sub>C<sub>T</sub> $$t_d = R_T C_T$$ $\ell_n = \begin{pmatrix} 2.3 - .0083 R_T \\ 4.0 - .0083 R_T \end{pmatrix}$ For better accuracy $R_T$ should be $\geq 10 K\Omega.$ #### **OPEN-LOOP LABORATORY TEST FIXTURE** High peak currents associated with capacitive loads necessitate careful grounding techniques. Timing and bypass capacitors should be connected close to pin 5 in a single point ground. The transistor and 5K potentiometer are used to sample the oscillator waveform and apply an adjustable ramp to pin 3. Rev. 12/88 4-52 #### **THERMAL RESISTANCE** ( $P_d$ MAX = $(T_i - T_e)$ / Thermal Resistance, where $T_i = 155$ °C) | PACKAGE | | Pd MAX VALUES | | | | | |--------------|-------------------------------------|------------------------------------|------------------------------------|------------------------------------|--|--| | | Thermal<br>Resistance<br>°C<br>Watt | CSX84X<br>Pd Max<br>@ 25°C<br>(mW) | CS384X<br>Pd Max<br>@ 70°C<br>(mW) | CS284X<br>Pd Max<br>@ 85°C<br>(mW) | | | | 8LDIP | 90 | 1444 | 944 | 778 | | | | 8LCERDIP | 90 | 1444 | 944 | 778 | | | | 14LSO Narrow | 130 | 1000 | 654 | | | | | 16LSO Wide | 95 | 1368 | 895 | | | | #### TYPICAL AND MAXIMUM POWER DISSIPATION BY SECTION #### Supply Current (Voltage Fed Mode): $P_d$ TYP = $V_{cc}$ TYP ( $I_{cc}$ TYP) = 15V (.012A) = 180mW $P_d$ MAX = $V_{cc}$ MAX ( $I_{cc}$ MAX) = 30V (.017A) = 510mW #### **Supply Current (Current Fed Mode):** $P_d$ TYP = $V_{cc}$ TYP ( $I_{cc}$ TYP) = 34V (.025A) = 850mW $P_d$ MAX = $V_{cc}$ MAX ( $I_{cc}$ MAX) = 40V (.03A) = 1200mW #### **Output:** $P_d$ TYP = $V_{sat}$ TYP ( $I_{out}$ TYP sink or source) 25% DC = 1.5V (.2A) (.25) = 75mW $P_d$ MAX = $V_{sat}$ MAX ( $I_{out}$ MAX sink or source) 50% DC = 2.2V (.2A) (.5) = 220mW #### Reference (Voltage Fed Mode): $P_d$ TYP = ( $V_{cc}$ TYP - $V_{ref}$ TYP) $I_{ref}$ TYP = (15V - 5V) .01A = 100mW $P_d$ MAX = ( $V_{cc}$ MAX - $V_{ref}$ MIN) $I_{ref}$ MAX = (30V - 4.9V) .03A = 753mW #### **TOTAL TYPICAL POWER DISSIPATION** #### **Conditions:** $V_{cc}$ = 15V, $I_{ref}$ = 10mA, $I_{out}$ sink or source = 200mA, DC = 25% $P_d$ TYP TOTAL = (180 + 75 + 100)mW = 355mW #### TOTAL MAXIMUM POWER DISSIPATION (Voltage Fed Mode) #### **Conditions:** $V_{cc}$ = 30V, $I_{ref}$ = 30mA, $I_{out}$ sink or source = 200mA, DC = 50% $P_d$ MAX TOTAL = (510 + 220 + 753) = 1483mW **CS-3865** # HIGH PERFORMANCE DUAL CHANNEL CURRENT MODE CONTROLLER #### **DESCRIPTION** The CS-3865 is a high performance, fixed frequency, dual current mode controller. It is specifically designed for Off-Line and DC to DC converter applications offering the designer a cost effective solution with minimal external components. This integrated circuit features a unique oscillator for precise duty cycle limit and frequency control, a temperature compensated reference, two high gain error amplifiers, two current sensing comparators, drive output 2 enable pin, and two high current totem pole outputs ideally suited for driving power MOSFETs. Also included are protective features consisting of input and reference undervoltage lockouts each with hysteresis, cycle-by-cycle current limiting, and a latch for single pulse metering of each output. #### **BLOCK DIAGRAM** #### **FEATURES:** - Unique oscillator for precise duty cycle limit and frequency control - Current mode operation to 500 kHz - Automatic feed forward compensation - Separate latching PWMs for cycle-by-cycle current limiting - Internally trimmed reference with undervoltage lockout - Drive output 2 enable pin - Two high current totem pole outputs - Input undervoltage lockout with hysteresis - Low start-up and operating current #### PIN CONNECTIONS | ABSOLUTE MAXIMUM RATINGS Parameter | Symbol | Value | Units | Parameter | Symbol | Value | Units | |-------------------------------------------|-----------------|--------------|---------|--------------------------------------------------|--------------|-------------|-------| | Total power supply and zener current | (lcc+lz) | 50 | mΑ | Power dissipation and thermal | -, | | • | | Output current, source or sink (Note 1) | lo | 1.0 | Α | characteristics | | | | | Output energy (capacitive load per cycle) | W | 5.0 | $\mu$ J | DW suffix package SO-16 | | | | | Current sense, enable and voltage | Vin | -0.3 to +5.5 | V | Maximum power dissipation @ T <sub>A</sub> =25°C | Po | 862 | mW | | Feedback inputs | | | | Thermal resistance junction to air | $R\theta JA$ | 145 | °C/W | | Sync input —High state (voltage) | ViH | 5.5 | V | N suffix package | | | | | -Low state (reverse current) | l <sub>IL</sub> | -5.0 | mΑ | Maximum power dissipation @ T <sub>A</sub> =25°C | Po | 1.25 | W | | Error amp output sink current | lo | 10 | mΑ | Thermal resistance junction to air | $R\theta JA$ | 100 | °C/W | | | | | | Storage temperature range | $T_{stq}$ | -65 to +150 | °C | | | | | | Operating junction temperature | ΤĴ | +150 | °C | | | | | | Operating ambient temperature | | 0 to +70 | °C | **ELECTRICAL CHARACTERISTICS:** ( $V_{CC}$ = 15V [Note 2] , $R_T$ = 8.2 k $\Omega$ , $C_T$ = 3.3 nF, for typical values $T_A$ = 25°C, for min/max values $T_A$ is the operating ambient temperature range that applies [Note 3].) | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------|-------|------|------------------|------| | Reference Section | <del>-</del> | _ | | | | | | Reference Output Voltage | (I <sub>O</sub> = 1.0mA, T <sub>J</sub> = 25°C) | V <sub>ref</sub> | 4.9 | 5.0 | 5.1 | V | | Line Regulation | (V <sub>cc</sub> = 11V to 15V) | Regime | _ | 2.0 | 20 | mV | | Load Regulation | (I <sub>O</sub> = 1.0 mA to 10 mA) | Reg <sub>load</sub> | _ | 3.0 | 25 | mV | | Total Output Variation over Line, Load and Temperature | | V <sub>ref</sub> | 4.85 | _ | 5.15 | V | | Output Short Circuit Current | | I <sub>sc</sub> | 30 | 100 | | mA | | Oscillator and PWM Sections | | _ | | | | | | Total Frequency Variation over Line and Temperature | (V <sub>CC</sub> = 11V to 15V, T <sub>A</sub> = T <sub>low</sub> to T <sub>high</sub> ) | fosc | 46.5 | 49 | 51.5 | kHz | | Frequency Change with Voltage | (V <sub>cc</sub> = 11V to 15V) | ∆f <sub>osc</sub> /∆V | _ | 0.2 | 1.0 | % | | Duty Cycle at each Output | Maximum | DC <sub>max</sub> | 46 | 49.5 | 52 | % | | | —Minimum | DCmin | _ | _ | 0 | | | Sync Input Current | —High State (V <sub>in</sub> = 2.4V) | I <sub>tH</sub> | _ | 170 | 250 | μΑ | | | -Low State (V <sub>in</sub> = 0.8V) | l <sub>IL</sub> | | 80 | 160 | L | | Error Amplifiers | | | _ | • | _ | | | Voltage Feedback Input | (V <sub>o</sub> = 2.5V) | V <sub>FB</sub> | 2.42 | 2.5 | 2.58 | V | | Input Bias Current | (V <sub>FB</sub> = 5.0V) | I <sub>IB</sub> | _ | -0.1 | -1.0 | μΑ | | Open-Loop Voltage Gain | (V <sub>O</sub> = 2.0 to 4.0V) | A <sub>VOL</sub> | 65 | 100 | | dB | | Unity Gain Bandwidth | (T <sub>J</sub> = 25°C | BW | 0.7 | 1.0 | | MHz | | Power Supply Rejection Ratio | (V <sub>cc</sub> = 11V to 15V | PSRR | 60 | 90 | _ | dB | | Output Current | -Source (Vo = 3.0V, VFB = 2.3V) | Source | -0.45 | -1.0 | _ | mA | | | -Sink (Vo = 1.2V, VFB = 2.7V) | I <sub>Sink</sub> | 2.0 | 12 | _ | | | Output Voltage Swing | -High State (R <sub>L</sub> =15k to ground, V <sub>FB</sub> =2.3V) | V <sub>он</sub> | 5.0 | 6.2 | _ | V | | | -Low State (R <sub>L</sub> =15k to V <sub>ref</sub> =2.7V), VF | VoL | _ | 0.8 | 1.1 | | | Current Sense Section | | | | | | | | Current Sense Input Voltage Gain | (Notes 4 and 5) | Av | 2.75 | 3.0 | 3.25 | V/V | | Maximum Current Sense Input Threshold | (Note 4) | $V_{th}$ | 430 | 480 | 530 | mV | | Input Bias Current | | I <sub>IB</sub> | _ | -2.0 | -10 | μΑ | | Propagation Delay | (Current Sense Input to Output) | t <sub>PLN</sub> (IN/OUT) | _ | 150 | 300 | ns | | Drive Output 2 Enable Pin | | | | | | | | Enable Pin Voltage | 1 | | | | | V | | High State | (Output 2 Enabled) | V <sub>IH</sub> | 3.5 | _ | V <sub>ref</sub> | | | Low State | (Output 2 Disabled) | V <sub>IL</sub> | 0 | _ | 1.5 | | | Low State Input Current | (V <sub>IL</sub> = 0V | I <sub>IB</sub> | 100 | 250 | 400 | μΑ | | Drive Outputs | <u>-</u> | | | | | | | Output Voltage | T | | _ | | | V | | Low State | I <sub>Sink</sub> = 20mA | Vol | _ | 0.1 | 0.4 | | | | I <sub>Sink</sub> = 200mA | | _ | 1.6 | 2.5 | | | High State | I <sub>Source</sub> = 20mA | V <sub>OH</sub> | 13 | 13.5 | _ | | | | I <sub>Source</sub> = 200mA | | 12 | 13.4 | _ | | | Output Voltage with UVLO Activated | (V <sub>CC</sub> = 6.0V, I <sub>Sink</sub> = 1.0mA | V <sub>OL</sub> (UVLO) | _ | 0.1 | 1.1 | V | | Output Voltage Rise Time | (C <sub>L</sub> = 1.0nF) | t <sub>r</sub> | _ | 28 | 150 | ns | | Output Voltage Fall Time | (C <sub>L</sub> = 1.0 nF) | t, | _ | 25 | 150 | ns | T<sub>high</sub> = +70°C T<sub>low</sub> = o°C $A_{V} = \frac{\Delta \ V \ Compensation}{\Delta \ V \ Current \ Sense}$ Notes: 1. Maximum package power dissipation limits must be observed 2. Adjust V<sub>Cc</sub> above the Start-Up threshold before setting to 15V. 3. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. <sup>4</sup> This parameter is measured at latch trip point with $V_{tb}$ =0V. 5. Comparator gain is defined as. **ELECTRICAL CHARACTERISTICS:** ( $V_{CC} = 15V$ [Note 2] , $R_T = 8.2$ k $\Omega$ , $C_T = 3.3$ nF, for typical values $T_A = 25$ °C, for min/max values $T_A$ is the operating ambient temperature range that applies [Note 3].) (Cont'd.) | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|--------------------------|-----------------------|------|-----|-----|------| | Undervoltage Lockout Section | | | | | | | | Start-Up Threshold | | V <sub>th</sub> | 13_ | 14 | 15 | V | | Minimum Operating Voltage After Turn-On | | V <sub>cc</sub> (min) | 9.0 | 10 | 11 | V | | Total Device | | | | | | | | Power Supply Current | | Icc | | | | mA | | Start-Up | (Vcc = 12V) | | - | 0.6 | 1.0 | ļ | | Operating | (Note 2) | | | 20 | 25 | | | Power Supply Zener Voltage | (I <sub>CC</sub> = 30mA) | Vz | 15.5 | 17 | 19 | V | - - Maximum package power dissipation limits must be observed. Adjust V<sub>cc</sub> above the Start-Up threshold before setting to 15V. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible. T<sub>low</sub> = o°C T<sub>high</sub> = +70°C - This parameter is measured at latch trip point with V<sub>fb</sub> =0V. Comparator gain is defined as: Δ V Compensation Δ V Current Sense #### FIGURE 1 — TIMING RESISTOR versus **OSCILLATOR FREQUENCY** FOSC OSCILLATOR FREQUENCE (Hz) #### FIGURE 2 — MAXIMUM OUTPUT DUTY CYCLE versus OSCILLATOR FREQUENCY FOSC OSCILLATOR FREQUENCY (Hz) #### FIGURE 3 — ERROR AMP OPEN-LOOP GAIN AND **PHASE versus FREQUENCY** #### FIGURE 4 — CURRENT SENSE INPUT THRESHOLD versus ERROR AMP OUTPUT VOLTAGE # FIGURE 5 — REFERENCE VOLTAGE CHANGE versus SOURCE CURRENT #### FIGURE 7 — OUTPUT SATURATION VOLTAGE Versus LOAD CURRENT #### **OPERATING DESCRIPTION** The CS-3865 is a high performance, fixed frequency, dual channel current mode controller specifically designed for Off-Line and DC to DC converter applications. This device offers the designer a cost effective solution with minimal external components where independent regulation of two power converters is required. The Representative Block Diagram is shown in Figure 9. Each channel contains a high gain error amplifier, current sensing comparator, pulse width modulator latch, and totem pole output driver. The oscillator, reference regulator, and undervoltage lockout circuits are common to both channels. #### Oscillator The unique oscillator configuration employed features precise frequency and duty cycle control. The frequency is programmed by the values selected for the timing components $R_{\text{T}}$ and $C_{\text{T}}$ . Capacitor $C_{\text{T}}$ is charged and discharged by an equal magnitude internal current source and sink, generating a symmetrical 50 percent duty cycle waveform at Pin 2. The oscillator peak and valley thresholds are 3.5V and 1.6V respectively. The source/sink current magnitude is controlled by resistor $R_{\text{T}}$ . For proper operation over temperature it must be in the range of $4.0k\Omega$ to $16k\Omega$ as shown in Figure 1. # FIGURE 6 — REFERENCE SHORT CIRCUIT CURRENT versus TEMPERATURE FIGURE 8 — SUPPLY CURRENT versus SUPPLY VOLTAGE As $C_T$ charges and discharges, an internal blanking pulse is generated that alternately drives the center inputs of the upper and lower NOR gates high. This, in conjunction with a precise amount of delay time introduced into each channel, produces well defined non-overlapping output duty cycles. Output 2 is enabled while $C_T$ is charging, and Output 1 is enabled during the discharge. Figure 2 shows the Maximum Output Duty Cycle versus Oscillator Frequency. Note that even at 500 kHz, each output is capable of approximately 44% on-time, making this controller suitable for high frequency power conversion applications. In many noise sensitive applications it may be desirable to frequency-lock the converter to an external system clock. This can be accomplished by applying a clock signal. For reliable locking, the free-running oscillator frequency should be set about 10% less than the clock frequency. Referring to the timing diagram shown in Figure 10, the rising edge of the clock signal applied to the Sync input, terminates charging of $C_{\text{T}}$ and Drive Output 2 conduction. By tailoring the clock waveform symmetry, accurate duty cycle clamping of either output can be achieved. #### **OPERATING DESCRIPTION (Cont'd.)** #### **Error Amplifier** Each channel contains a fully-compensated Error Amplifier with access to the inverting input and output. The amplifier features a typical dc voltage gain of 100 dB, and a unity gain bandwidth of 1.0 MHz with 71 degrees of phase margin (Figure 3). The non-inverting input is internally biased at 2.5V and is not pinned out. The converter output voltage is typically divided down and monitored by the inverting input through a resistor divider. The maximum inout bias current is $-1.0~\mu\text{A}$ which will cause an output voltage error that is equal to the product of the input bias current and the equivalent input divider source resistance. The Error Amp output (Pin 5,12) is provided for external loop compensation. The output voltage is offset by two diode drops (≈1.4V) and divided by three before it connects to the inverting input of the Current Sense Comparator. This guarantees that no pulses appear at the Drive Output (Pin 7, 10) when the error amplifier output is at its lowest state (VoL). This occurs when the power supply is operating and the load is removed, or at the beginning of a soft-start interval. The minimum allowable Error Amp feedback resistance is limited by the amplifier's source current (0.5 mA) and the output voltage ( $V_{OH}$ ) required to reach the comparator's 0.5V clamp level with the inverting input at ground. This condition happens during initial system startup or when the sensed output is shorted: $$R_{\text{f}} \, (\text{MIN}) \approx \frac{3.0 \, (0.5 \text{V}) + 1.4 \text{V}}{0.5 \, \text{mA}} \, = 5800 \, \, \Omega$$ #### Current Sense Comparator and PWM Latch The CS-3865 operates as a current mode controller, whereby output switch conduction is initiated by the oscillator and terminated when the peak inductor current reaches the threshold level established by the Error Amplifier output. Thus the error signal controls the peak inductor current on a cycle-by-cycle basis. The Current Sense Comparator-PWM Latch configuration used ensures that only a single pulse appears at the Drive Output during any given oscillator cycle. The inductor current is converted to a voltage by inserting a ground-referenced sense resistor $R_{\rm S}$ in series with the source of output switch Q1. This voltage is monitored by the Current Sense Input (Pin 6, 11) and compared to a level derived from the Error Amp output. The peak inductor current under normal operating conditions is controlled by the voltage at Pin 5, 12 where: $$I_{pk} = \frac{V(PIN 5, 12) - 1.4V}{3Rs}$$ Abnormal operating conditions occur when the power supply output is overloaded or if output voltage sensing is lost. Under these conditions, the Current Sense Comparator threshold will be internally clamped to 0.5V. Therefore the maximum peak switch current is: $$I_{pk} (max) = \frac{0.5V}{R_s}$$ When designing a high power switching regulator it may be desirable to reduce the internal clamp voltage in order to keep the power dissipation of $R_{\rm S}$ to a reasonable level. The two external diodes are used to compensate the internal diodes, yielding a constant clamp voltage over temperature. Erratic operation due to noise pickup can result if there is an excessive reduction of the $I_{\rm pk}$ (max) clamp voltage. A narrow spike on the leading edge of the current waveform can usually be observed and may cause the power supply to exhibit an instability when the output is lightly loaded. This spike is due to the transformer interwinding capacitance and output rectifier recovery time. The addition of an RC filter on the Current Sense input with a time constant that approximates the spike duration will usually eliminate the instability. #### **OPERATING DESCRIPTION (Cont'd.)** #### **Undervoltage Lockout** Two Undervoltage Lockout comparators have been incorporated to guarantee that the IC is fully functional before the output stages are enabled. The positive power supply terminal (V<sub>CC</sub> and the reference output (V<sub>ref</sub>) are each monitored by separate comparators. Each has builtin hysteresis to prevent erratic output behavior as their respective thresholds are crossed. The Vcc comparator upper and lower thresholds are 14V and 10V respectively. The hysteresis and low start-up current makes these devices ideally suited to off-line converter applications where efficient bootstrap start-up techniques are required. The V<sub>ref</sub> comparator disables the Drive Outputs until the internal circuitry is functional. This comparator has upper and lower thresholds of 3.6V and 3.4V. A 17V zener is connected as a shunt regulator from V<sub>CC</sub> to ground. Its purpose is to protect the IC and power MOSFET gate from excessive voltage that can occur during system start-up. The guaranteed minimum operating voltage after turn-on is 11V. #### **Drive Outputs and Drive Ground** Each channel contains a single totem-pole output stage that is specifically designed for direct drive of power MOSFET's. The Drive Outputs are capable of up to $\pm 1.0$ A peak current and have a typical rise and fall time of 28 ns with a 1.0nF load. Internal circuitry has been added to keep the outputs in a sinking mode whenever an Undervoltage Lockout is active. This characteristic eliminates the need for an external pull-down resistor. Cross-conduction current in the totem-pole output stage has been minimized for high speed operation. The average added power due to cross-conduction with $V_{\text{CC}} = 15V$ is only 60mW at 500 kHz. Although the Drive Outputs were optimized for MOSFET's, they can easily supply the negative base current required by bipolar NPN transistors for enhanced turn-off. The outputs do not contain internal current limiting, therfore an external series resistor may be required to prevent the peak output current from exceeding the $\pm 1.0 A$ maximum rating. The sink saturation (Vol.) is less than 0.4 at 100mA A separate Drive Ground pin is provided and, with proper implementation, will signifigantly reduce the level of switching transient noise imposed on the control circuitry. This becomes particularly useful when reducing the $I_{pk\ (max)}$ clamp level. #### **Drive Output 2 Enable Pin** This input is used to enable Drive Output 2. Drive Output 1 can be used to control circuitry that must run continuously such as volatile memory and the system clock, or a remote controlled receiver, while Drive Output 2 controls the high power circuitry that is occasionally turned off. #### Reference The 5.0V bandgap reference is trimmed to $\pm 2.0\%$ tolerance at T<sub>J</sub> = 25°C. The reference has short circuit protection and is capable of providing in excess of 30mA for powering any additional control system circuitry. #### **OPERATING DESCRIPTION (Cont'd.)** #### **Design Considerations** Do not attempt to construct the converter on wire-wrap or plug-in prototype boards. High frequency circuit layout techniques are imperative to prevent pulse-width jitter. This is usually caused by excessive noise pick-up imposed on the Current Sense or Voltage Feed-back inputs. Noise immunity can be improved by lowering circuit impedances at these points. The printed circuit layout should contain a ground plane with low current signal and high current switch and output grounds returning on separate paths back to the input filter capacitor. Ceramic bypass capacitors (0.1 $\mu F$ ) connected directly to $V_{\rm CC}$ and $V_{\rm ref}$ may be required depending upon circuit layout. This provides a low impedance path for filtering the high frequency noise. All high current loops should be kept as short as possible using heavy copper runs to minimize radiated EMI. The Error Amp compensation circuitry and the converter output voltage-divider should be located close to the IC and as far as possible from the power switch and other noise generating components. #### PIN FUNCTION DESCRIPTION | Pin# | Function | Description | |------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Sync Input | A narrow rectangular waveform applied to this input will sychronize the Oscillator. A DC voltage within the range of 2.4V to 5.5V will inhibit the Oscillator. | | 2 | Ст | Timing capacitor $C_{\text{T}}$ connects from this pin to ground setting the free-running Oscillator frequency range. | | 3 | R₁ | Resistor R $_{T}$ connects from this pin to ground precisely setting the charge current for C $_{T}$ . R $_{T}$ must be between 4.0k and 16k. | | 4 | Voltage Feedback 1 | This pin is the inverting input of Error Amplifier 1. It is normally connected to the switching power supply output through a resistor divider. | | 5 | Compensation 1 | This pin is the output of Error Amplifier 1 and is made available for loop compensation. | | 6 | Current Sense 1 | A voltage proportional to the inductor current is connected to this input. PWM 1 uses this information to terminate conduction od output switch Q1. | | 7 | Drive Output 1 | This pin directly drives the gate of a power MOSFET Q1. Peak currents up to 1.0A are sourced and sinked by this pin. | | 8 | Gnd | This pin is the control circuitry ground return and is connected back to the source ground. | | 9 | Drive Gnd | This pin is a separate power ground return that is connected back to the power source. It is used to reduce the effects of switching transient noise on the control circuitry. | | 10 | Drive Output 2 | This pin directly drives the gate of a power MOSFET Q2. Peak currents up to 1.0A are sourced and sinked by this pin. | | 11 | Current Sense 2 | A voltage proportional to inductor current is connected to this input. PWM 2 uses this information to terminate conduction of output switch Q2. | | 12 | Compensation 2 | This pin is the output of Error Amplifier 2 and is made available for loop compensation. | | 13 | Voltage Feedback 2 | This pin in the inverting input of Error Amplifier 2. It is normally connected to the switching power supply output through a resistor divider. | | 14 | Drive Output 2 Enable | A logic low at this input disables Drive Output 2. | | 15 | V <sub>ref</sub> | This is the 5.0V reference output. It can provide bias for any additional system circuitry. | | 16 | Vcc | This pin is the positive supply of the control IC. The minimum operating voltage range after start-up is 11V to 15.5V. | #### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|---------------------| | CS-3865N | 16 Lead PLASTIC DIP | | CS-3865DW | 16 Lead SO WIDE | 4 # **CS-360** # ONE MEGAHERTZ RESONANT-MODE CONTROL #### DESCRIPTION The CS-360 integrated circuit controller is designed for use in resonant and quasi-resonant mode topologies. The architecture is configured to allow operation in the following variable frequency control methods: Fixed ON-Time, Fixed OFF-Time, and a combination of Fixed ON/OFF Times. It contains the standard complement of "house-keeping" functions. including a programmable UVLO, soft-start, and current limiting. The precision Voltage-Controlled Oscillator is specifically designed to offer a high degree of linearity (typ. 2%) over a frequency range of 100KHz to 1MHz, while accurately clamping the minimum and maximum frequency to user selected values. Control of the output driver "deadtime" is externally programmable with a single resistor. The temperature-compensated One-Shot delivers a well-controlled pulse width to the dual 1A Totem-Pole output drivers and is retriggerable, allowing it to function in the three different control methods. #### **FEATURES:** - 1 MHz VCO with user programmable min/ max frequencies - Temperature-Compensated One-Shot - Programmable Output "Deadtime" - UVLO with low start-up current and alternative start/stop thresholds - · Latched over-current protection - Soft-start #### PIN CONNECTIONS Cherry Semiconductor Corporation, 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax (401)885-5786 Telex WUI 6817157 #### **ABSOLUTE MAXIMUM RATINGS** | | Rating | Units | |-----------------------------------|------------|-------| | Power Supply Voltage (Vcc) | 20 | V | | Output Current, Source or Sink | | | | DC | 0.3 | A | | Pulse (0.5 μS) | 1.5 | Α | | Error Amplifier Input Voltage | -1 to 6 | V | | Current Sense Input Voltage | -1 to 6 | V | | ADJ pin (UVLO) Input Voltage | -1 to VCC | V | | Reference Output Current | 10 | mA | | Power Dissipation (TA = 50°C) | 1 | W | | Junction Temperature | 150 | °C | | Storage Temperature | -55 to 125 | °C_ | | Lead Temperature (Soldering, 10S) | 300 | °C | #### **RECOMMENDED OPERATING CONDITIONS:** | PARAMETER | PIN | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------|--------|-----------------|------|------|------|------| | Power Supply Voltage | 15 | | 10 | 12 | 18 | V | | Load Capacitance | 12, 14 | | _ | 1.2 | 2.5 | nF | | Error Amplifier Input Voltage | 7,8 | | 1.5 | _ | 5.5 | V | | One-Shot Timing Resistor (RT) | 16 | | 5.0 | 20 | 50 | ΚΩ | | One-Shot Timing Capacitor (CT) | 16 | | 200 | 300 | 500 | pF | | Oscillator Timing Cap. (Cosc) | 2 | | 200 | 300 | 2000 | pF | | Oscillator Dead Time Res. (RDT) | 1 | | 0 | 0.3 | 10 | ΚΩ | | Oscillator Frequency | 2 | | 0.01 | | 1.0 | MHz | | Ambient Temperature Commercial | | | 0 | | 70 | °C | | Ambient Temperature Industrial | | | -25 | | 85 | °C | **ELECTRICAL CHARACTERISTICS** (Unless specified otherwise: $V_{CC} = 12V$ , $C_{oac} = 300pF$ , $T_a = -25$ to $85^{\circ}C$ for the Industrial version and $T_a = 0$ to $70^{\circ}C$ for the Commercial version.) | PARAMETER | PIN | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------|-------------|-------|------|------| | Reference Section | | <u>. </u> | | | | | | Output Voltage | 5 | T <sub>a</sub> = 25°C I <sub>o</sub> = 1mA | 5.0 | 5.1 | 5.2 | V | | Line Regulation | 5 | 10V < V <sub>cc</sub> < 20V | | 5.0 | 20 | mV | | Load Regulation | 5 | 1 < I <sub>o</sub> < 10mA | | 5.0 | 20 | mV | | Temp. Stability | 5 | (Note 1) (O < TA < 70°C) | | 20 | 50 | mV | | Total Output Variation | 5 | Line, Load, Temp. | 4.9 | | 5.3 | V | | Output Short Circuit | 5 | T <sub>a</sub> = 25°C V5 = 0V | 20 | | 100 | mA | | Error Amp. Section | | <del>-</del> | | | | | | Input Offset Voltage | 7,8 | V7 = 2.5V, V6 = V7 | | | 15 | mV | | Input Bias Current | 7,8 | V7 = V8 = 2.5V | - | -0.3 | -1.0 | uA | | Input Offset Current | 7,8 | V7 = V8 = 2.5V | | 0.1 | 1.0 | uA | | AVol | 6 | | 65 | 90 | | dB | | Common Mode Voltage Range | 1,2 | | 1.5 | | 5.5 | V | | Output Sink Current | 6 | | 1.0 | | | mA | | Output Source Current | 6 | | 2.0 | 5.0 | | mA | | Gain Bandwidth Product | 6 | (Note 1) | 2.5 | 4.0 | | MHz | | V <sub>out</sub> Low | 6 | | | 0.7 | 1.1 | V | | Vout High | 6 | | 3.5 | 3.9 | 4.3 | V | | /CO Section Note: R <sub>MIN</sub> = 95.3KΩ, | R <sub>dt</sub> = 0, C <sub>osc</sub> | = 300pF, R <sub>osc</sub> = 5620Ω, T <sub>A</sub> = 25°C Unles | s otherwise | noted | | | | Minimum Frequency | 2 | Error Amplifier Output Low | 90 | 100 | 110 | KHz | | Freq. Variation W/VCC, Temp. | 2 | Error Amplifier Output Low (O <ta<70°c)< td=""><td>85</td><td>_</td><td>115</td><td>KHz</td></ta<70°c)<> | 85 | _ | 115 | KHz | | Maximum Frequency | 2 | Error Amplifier Output Hiigh | 900 | 1000 | 1100 | ĶHz | | V <sub>peak</sub> | 7 | $R_{dT} = 1K\Omega$ | | 4.8 | | V | | V <sub>valley</sub> | 7 | F <sub>osc</sub> = 100 KHz | | 3.6 | | V | | Vdeadtime | 1 | I1=1mA V2=3.3V | | 5.1 | | V | | losc Pin Input Voltage | 3 | I3 = 445uA | 1.3 | 1.4 | 1.5 | V | | Deadtime Minimum | 2 | $R_{dt} = 0\Omega$ | _ | 70 | 100 | nS | | Deadtime Long | 2 | $R_{dt} = 1K\Omega$ | 500 | 600 | 700 | nS | | Deadtime Adjustment Range | 2 | | 0.1 | | 2.5 | uS | | One-Shot Section Note: C <sub>t</sub> = 300pF | F, R <sub>ot</sub> = 1K, T | a = 25°C | | | | | | Period Short | | Β <sub>t</sub> = 14, 3ΚΩ | 1.43 | 1.5 | 1.57 | uS | | Period Short | 12,14 | R <sub>t</sub> = 14, 3KΩ | 1.43 | 1.5 | 1.57 | uS | |--------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------|------|-----|------|----| | P <sub>d</sub> Short, Total Variation with V <sub>cc</sub> , Temp. | 12,14 | R <sub>t</sub> = 14, 3KΩ (O <ta<70°c)< td=""><td>1.40</td><td>1.5</td><td>1.60</td><td>uS</td></ta<70°c)<> | 1.40 | 1.5 | 1.60 | uS | | Period Long | 12,14 | R <sub>t</sub> = 47.5KΩ | 4.6 | 5.0 | 5.4 | uS | | Setting Range | 12,14 | | 0.5 | | 10 | uS | NOTE 1: Although guaranteed, these parameters are not 100% tested in production. **ELECTRICAL CHARACTERISTICS cont'd.** (Unless specified otherwise: $V_{CC} = 12V$ , $C_{osc} = 300pF$ , $T_a = -25$ to 85°C for the Industrial version and $T_a = 0$ to 70°C for the Commercial version.) | PARAMETER | PIN | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------------------|-------|-----------------------------------------|-------|------|------|---------------| | Output Section | | | | | | | | Output Low Level | 12,14 | I <sub>sink</sub> = 20mA | | 0.25 | 0.4 | V | | | | I <sub>sink</sub> = 200mA | | 1.5 | 2.2 | | | Output High Level | 12,14 | I <sub>sink</sub> = 20mA | 18 | 18.5 | | V | | | | I <sub>sink</sub> = 200mA | 117.5 | 18 | | V | | Output Sink Compliance | 12,14 | VCC = 6V 12 = 14 = 1mA | | 1.0 | 1.5 | V | | Rise Time | 11,14 | T <sub>a</sub> = 25°C C1 = 1nF (Note 1) | | 30 | 60 | nS | | Fall Time | 11,14 | T <sub>a</sub> = 25°C C1 = 1nF (Note 1) | | 30 | 60 | nS | | Current-Limit Section | | | | | | | | Current-Limit Threshold | 10 | | 0.95 | 1.0 | 1.05 | V | | Input Bias Current | 10 | | _ | 1.0 | 10 | uA | | Delay to Output | 10 | 50mV Overdrive | - | 70 | 100 | nS | | Soft Start Section | | | | | | | | Charge Current | 11 | | 4.50 | 9.0 | 14 | uA | | Discharge Current | 11 | | 0.7 | 2.0 | | mA | | Jnder-Voltage Lockout Section | | | | | | | | Start Threshold | 15 | Pin 9 open | 14.5 | 16 | 17.5 | $\overline{}$ | | Stop Threshold | 15 | Pin 9 Open | 8.0 | 9.0 | 10 | V | | Start Threshold | 15 | Pin 9 = Pin 15 | 8.0 | 9.0 | 10 | V | | Stop Threshold | 15 | Pin 9 = Pin 15 | 7.6 | 8.6 | 9.6 | | | Vref UVLO Threshold | 5 | | 3.7 | 4.2 | Vref | V | | Chip Disable Threshold | 9 | | _ | _ | 6.0 | v | | Adj. Pin Input Current | 9 | V9 = 0V | _ | 200 | 500 | uA | | otal Supply Current | | | | | | - | | Operating (CL = 1nF, Fosc = 500KHz) | 15 | | _ | 25 | 35 | mA | | Start-Up (UVLO Active) | 15 | Pin 9 = Pin 15 | _ | 0.3 | 0.6 | mA | #### **TYPICAL PERFORMANCE CHARACTERISTICS** #### FIGURE 1 — SUPPLY CURRENT vs SUPPLY VOLTAGE #### FIGURE 3 — SHORT CIRCUIT CURRENT vs AMBIENT TEMPERATURE #### FIGURE 2 — REFERENCE VOLTAGE CHANGE vs REFERENCE CURRENT # FIGURE 4 — $V_{co}$ FREQUENCY vs ERROR AMPLIFIER $V_{out}$ #### TYPICAL PERFORMANCE CHARACTERISTICS cont'd. ## FIGURE 5 — MINIMUM CLAMPED FREQUENCY VS MINIMUM TIMING RESISTOR # FIGURE 6 — MAXIMUM CLAMPED FREQUENCY VS TIMING CAPACITOR ## FIGURE 7 — ONE-SHOT PULSE WIDTH vs TIMING RESISTOR # FIGURE 8 — SOFT START TIMING vs TIMING CAPACITOR # FIGURE 9 — OUTPUT SATURATION VOLTAGE vs LOAD CURRENT OUTPUT SATURATION VOLTAGE VS LOAD CURRENT # FIGURE 10 -- OUTPUT SATURATION VOLTAGE vs LOAD CURRENT OUTPUT SATURATION VOLTÂGE VS LOAD CURRENT SOFT START TIMING VS TIMING CAPACITOR Note: Soft Start Timing is defined as the time required for the error amplifier output voltage to reach 2.5V upon start up. #### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-360 | 16L PDIP | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: CS-3805A # RESONANT MODE POWER SUPPLY CONTROLLER #### **DESCRIPTION** The CS-3805A, which employs fixed on-time, variable frequency control, is specifically intended for resonant mode power supply control applications. Two complementary outputs are capable of directly driving power MOSFETs. Opening a normally grounded control pin puts the CS-3805A into single-ended operation. In this mode the frequency is doubled and the two outputs are identical so they can be paralleled for increased drive capability. Included on the chip are peripheral functions such as soft-start, undervoltage/overvoltage lockout, remote shutdown and overload shutdown with delayed restart. All shutdown modes are synchronous (the last output pulse is completed), and default to soft-start once the fault condition is removed. #### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Values & Units | | | | |--------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--| | Supply Voltage | | | 20V | | | Undervoltage/Overvoltage Input | -0.4V | to | 6V | | | Overload Input | -0.4V | to | 6V | | | Remote Shutdown | -0.4V | to | Vcc | | | VCO Input | -0.4V | to | Vcc | | | Operating Temperature Range: CS-3805A | | 0°C ≤ T | ≤70°C | | | Storage Temperature Range | | -65°C ≤ Ts ≤ | +150°C | | | Lead Temperature (Soldering, 10 sec.) | | | 260°C | | | Junction Temperature | | | 150°C | | | Power dissipation at T <sub>A</sub> ≤ 70°C | | (Mar) | 720mW | | | (derate 9mW/°C for T <sub>A</sub> > 70°C) | -100 | SECTION AND ADDRESS OF THE PARTY PART | | | #### **FEATURES:** - 1 MHz maximum operating frequency - Synchronous overload shutdown with delayed restart - Synchronous overvoltage, undervoltage and remote shutdown - and remote shutdow Soft start - · Single ended or complementary outputs - Drives power MOSFETs directly (0.8A peak) #### PIN CONNECTIONS RSD 16 OL OLRD 15 UVOV 14 Rosc A GND 13 VCO P GND 12 SS OUT B 11 Cosc 10 SEO Vcc OUT A 9 Ton **ELECTRICAL CHARACTERISTICS** Limits apply over $0^{\circ}C \le T_{A} \le 70^{\circ}C$ for the CS-3805A with $V_{cc}$ = 12 V. Typicar are at $T_{A}$ = 25°C. Parameters marked with a \* are valid only at $T_{A}$ = 25°C. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------|------------|-----|-----|-----|-------| | | | | | | | #### **Chip Supply** | Supply Voltage | | 10 | 12 | 20 | V | |-------------------------------------|------------------------|-----|-----|-----|----| | Internal Vcc Undervoltage Threshold | | 8.5 | 9.0 | 9.5 | V | | Threshold Hysteresis | | _ | 5 | _ | 94 | | Supply Current | Undervoltage condition | 18 | 22 | 24 | mA | #### **Voltage Controlled Oscillator** | Maximum Frequency | Single output<br>Complementary output | _ | 2 | - | MHz<br>MHz | |-------------------------------------------------------|---------------------------------------|-------------|-------------|--------------|------------------| | Tolerance of ∮max<br>Tolerance of ∮min | fig. 6<br>fig. 5 | = | _ | ±5<br>±20 | %<br>% | | Tolerance coefficient ∫max Tolerance coefficient ∫min | | -300<br>400 | -600<br>700 | -900<br>1000 | ppm/°C<br>ppp/°C | | Dead Time T <sub>OFF</sub> * | | _ | 200 | 300 | ns | | Operating Range of VCO Input<br>(Pin 13) | max<br>min | _ | 6.5<br>1.1 | = | V | | Linearity of the VCO | | T - | _ | ±5 | % | | Internal Pull-up Resistor (Pin 13) | | 8 | 10 | 12 | kΩ | | Output Pulse Width Ton Tolerance | | _ | _ | ±5 | % | | Temperature Coefficient of ToN | | 0 | 400 | 800 | ppm/°C | #### **Output Section** | Output Risetime | 100pF II 100kΩ load on | | | 20 | 40 | n sec | |----------------------------|---------------------------------|--------|---|----|---------|-------------| | Output Falltime | OUT A, OUT B | | _ | 15 | 30 | n sec | | Output Mismatch | OUT A vs OUT B, Pin 10 SEO open | | _ | 5 | 15 | n sec | | Output Low Level (sink) | OUT A & OUT B | 20mA | _ | _ | 0.7 | <b>&gt;</b> | | | | 200mA | _ | | 2.2 | v | | Output High Level (source) | OUT A & OUT B | -20mA | _ | _ | Vcc-2 | ٧ | | | | -200mA | _ | | Vcc-2.2 | V | #### Reference Section | Output Voltage * | 4.75 | 5.00 | 5.25 | V | |------------------------|------|------|------|--------| | Temperature Stability | -200 | 100 | 300 | ppm/°C | | Max Current Capability | _ | 10 | | mA | #### **ELECTRICAL CHARACTERISTICS** continued | PARAMETER | CONDITIONS | MIN | TVD | 8444 | LINUTE | |-----------|------------|-----|-------|------|--------| | PARAMETER | CONDITIONS | MIN | אזו ן | MAX | UNITS | #### **Shutdown Section** | Soft-start <sup>1</sup> | $C_s = 2.2 \mu F, VCO = 7V$ | | 16 | 19 | 22 | ms | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------|-------------------------------|------------------------|-------------------------------|----------------------------------| | Overload Restart Delay | 2R = 330kΩ, C = 6.8μF | | 1.0 | 1.3 | 1.6 | sec | | Propogation Delay to Shutdown² | | | - | 200 | 300 | n sec | | Remote Shutdown³ | | Enabled<br>Disabled | Vcc-0.8<br>— | _ | 3 | V | | Overload Shutdown (OL) Threshold*<br>OL Threshold Temp. Coefficient<br>OL Hysteresis<br>OL Trigger Pulse Width<br>OL input current Range | | | 2.7<br>-400<br>—<br>500<br>-1 | 3.0<br>100<br>3<br>— | 3.3<br>500<br>—<br>—<br>+15 | V<br>1ppm/°C<br>%<br>n sec<br>µA | | Overvoltage Threshold* Lockout<br>Undervoltage Threshold* Lockout<br>Temp. Coeff. of Threshold Voltage<br>Hysteresis of the Lockout Voltage<br>Input Current Range (Pin 15) | | | 2.7<br>1.7<br>-400<br>—<br>-1 | 3.0<br>1.9<br>100<br>3 | 3.3<br>2.1<br>500<br>-<br>+22 | V<br>V<br>ppm/°C<br>%<br>µA | <sup>&</sup>lt;sup>1</sup> Soft-start time is measured from output enable at minimum frequency to time at which maximum frequency is reached. #### **OPEN LOOP TEST CIRCUIT** #### Thermal Impedance | 16 pin DIL Plastic Package | θ JC | _ | 42 | <br>°C/W | |----------------------------|------|---|-----|----------| | 16 pin DIL Plastic Package | θ CA | _ | 70 | °C/W | | 16 pin SOIC | θ JA | _ | 112 | °C/W | <sup>&</sup>lt;sup>2</sup> If the shutdown Input is triggered at greater than 200ns before the start of the next pulse the pulse will not occur. If there is a shutdown input occurring at less than 200ns before the start of the next pulse, the following pulse is completed in full before the output is disabled. <sup>&</sup>lt;sup>3</sup> Refer to pin description for current required. #### **TYPICAL PERFORMANCE CURVES OF THE CS-3805A** For all graphs, Vcc = +12 volts DC and T<sub>A</sub> = 25°C. The curves shown below represent typical batch sampled results. OUTPUT PULSE WIDTH T on 100000 100000 100000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10000 10 Fig. 1 Overload Restart Delay Fig. 2. Output Pulse Width Fig. 3 VCO Frequency vs Input Voltage INPUT VOLTAGE (V) 0 Fig. 4. Output Risetime/Falltime Fig. 5 Minimum Operating Frequency Fig. 6. Maximum Operating Frequency #### **PIN FUNCTIONS** Pin 1 (RSD) - Remote Shutdown A low on pin 1 shuts down the CS-3805A. When the pin is released the CS-3805A goes into soft-start. This pin is normally driven by an open collector transistor where the current is given by: Fig. 7 $$I_{\overline{RSD}} = \frac{(V_{CC} - V_{SAT} - 0.7)V}{17.4 \text{ k}\Omega} \text{ mA} \pm 20\%$$ For CMOS or bipolar circuitry, the configuration may Fia. 8 In all cases the voltage must pull up to a minimum of $V_x = V_{cc} - 0.8 V \label{eq:vcc}$ assuming diode voltage $V_D \approx 0.4V$ when it is off (nonconducting). If remote shutdown is not used, leave pin 1 open. PIN 2 (OLRD) - Overload Restart Delay A 330 k $\Omega$ + 330k $\Omega$ voltage divider in combination with a 6.8 $\mu$ F capacitor generates a 1.3 second shutdown to restart delay every time the overload sense (pin 16) is activated. Timing starts when the overload is removed: restart delay every time the overload sense (pin 16) is activated. Timing starts when the overload is removed; upon timeout soft-start begins. Refer to Figure 1 to select RC combinations for other delays. Fig. 9 #### Pin 3 (5V) - 5V Reference This is a 5% tolerance regulator used to power most of the internal circuitry. To improve noise rejection it is recommended to decouple this pin with a $10\mu$ F tantalum capacitor in parallel with a $0.1\mu$ F ceramic capacitor. Pin 3 can be used as a reference for any external circuitry as long as the load is less than 10 mA. #### Pin 4 (A GND) - Analog Ground Great care must be taken to ensure that grounds are run so that any voltage drops from high ground currents are minimized and do not interfere with feedback voltages and the reference. #### Pin 5 (P GND) - Power Ground Only the output transistors are connected to the power ground, to minimize interference with the logic circuitry. A GND and P GND are not connected inside the package. Supply decoupling should be done at the connection point of these grounds. #### Pin 6 (OUT B) - Output B Output B is an active low output driver, where the low duration (pulse width) is Ton. It is complementary to pin 8 (OUT A). #### Pin 7 (Vcc) - Supply Voltage The power supply trace must be decoupled as close to pin 7 as possible. Currents of 0.5 A levels may be drawn by the CS-3805A. Minimum recommended decoupling is with a $10\mu$ F tantalum capacitor in parallel with a $0.1\mu$ F ceramic capacitor. #### Pin 8 (OUT A) - Output A Output A is an active low output driver, where the low duration (pulse width) is T<sub>ON</sub>, and is complementary to pin 6. #### Pin 9 (ToN) - Pulse Width The constant pulse width $T_{ON}$ is set by a resistor $R_T$ and capacitor $C_T$ . This relationship is shown in Figure 2. $R_T$ + $C_T$ should have a temperature coefficient of -500 ppm/°C for best stability and fall within the following ranges: 5 k $\Omega \le R_T \le no limit$ 47 pF $\le C_T \le 100nF$ The $R_T$ and $C_T$ should be connected as close as possible to A GND to minimize ground noise variations. The upper limit on pulse width is determined by chip-to chip variation, power supply and component tolerances. The worst case combination must give $T_{\text{ON}} < 1/f_{\text{max}} - T_{\text{OFF}}$ , where $T_{\text{OFF}} = 200$ ns typ. (300ns max.). The off period is required by design of the CS-3805A. The pulse width $T_{\text{ON}}$ should be set to give an off period greater than $T_{\text{OFF}}$ so that the circuit will operate correctly at $f_{\text{max}}$ , where $f_{\text{OF}}$ is the actual operating frequency. Rewriting the equation as: The CS-3805A will divide the output frequency by two when $T_{\text{OFF}}$ decreases to 200ns. This is a failsafe feature to ensure the pulse width will never be incorrect by limiting $\int$ max. Under normal operation $\int$ max should be limited using $R_{\text{OSC}}$ . Pin 10 (SEO) - Single Ended Output This pin is normally grounded for complementary outputs in push-pull applications. Opening pin 10 results in a <u>single</u> ended output at double the frequency. OUT A and OUT B can then be shorted together for increased drive capability. Fig. 10 Pin 11 (Cosc) - Oscillator Capacitor The capacitor Cosc on this pin, controls the minimum frequency ∫min of the VCO operating range. Refer to Figure 5 for selection. Layout is critical for this component, keeping leads as short as possible and connecting close to the A GND pin. Pin 12 (SS) - Soft-Start A capacitor $C_s$ on this pin provides a controlled start up from $\int$ min to $\int$ max. The delay is approximately $t_{ss}$ (ms) $\approx$ 8.7 $C_s$ ( $\mu$ F) for $C_s$ between zero and $47\mu$ F. To ensure a full soft-start duration when soft-start is caused by an undervoltage or overvoltage fault, it is necessary to have the fault present for about half the soft-start time. Fig. 11 The VCO input is designed for an optocoupler feedback network from the secondary (output) side of the power supply. An internal 10 kΩ pull-up resistor is provided but an external resistor may be used if a lower value is required. The control characteristic is shown in Figure 3. The linear input range is from 1.1V to 6.5V where 1.1V represents ∮min and 6.5V represents ∮max. Pin 14 (Rosc) - Oscillator Resistor The resistor $R_{OSC}$ on this pin, controls fmax, the maximum frequency of the VCO operating range. $C_{OSC}$ the capacitor controlling fmin must be selected first, then refer to Figure 6 for selection of $R_{OSC}$ . For good stability, a 1% resistor with a temperature coefficient of -600 ppm/ $^{\circ}$ C, is recommended. Minimum value for $R_{OSC}$ is $10k\Omega$ . Pin 15 (UVOV) - Undervoltage/Overvoltage The input is a window comparator. A higher or lower voltage than the thresholds specified will shut down the power supply until voltage falls within the window again, at which point the CS-3805A goes into soft-start. If pin 15 is not used, it must be tied to $V_{\rm cc}$ or the 5V reference via a voltage divider, generating a bias voltage, which falls within the window. The voltage divider should carry approximately 1mA. The maximum input voltage on this pin is 6V. Because one pin is available for this window comparator a two-resistor voltage divider will only satisfy the requirements of one voltage range of $V_X$ , from $V_{X1}$ to $V_{X2}$ , where the expression given in Fig. 12a applies. If the voltage to be monitored, $V_X$ , has a range satisfying the expression given in Fig. 12b then the corresponding circuit arrangement can be used. If the range of $V_X$ is such that $(V_{X2} - V_{X1})/V_{X2}$ is less than .33 one can add a Zener diode as shown in Fig. 12c with a Zener voltage that will satisfy the corresponding expression given in this figure. Figure 12c #### Pin 16 (OL) - Overload Input A voltage exceeding the specified threshold on this pin will cause the CS-3805A to shut down and activate the overload restart delay function. This delay starts when the input voltage drops below this threshold. On timeout, soft-start begins. The maximum input voltage on this pin is 6V. If pin 16 is not used, it should be shorted to ground. No capacitor is required on pin 2 (ORLD), but a bias voltage between $V_{\rm cc}/3$ and $V_{\rm cc}/3 + 5.7V$ is still needed. A convenient voltage is $V_{\rm cc}/2$ . A TYPICAL APPLICATION CONFIGURATION Figure 13 shows the CS-3805A as a resonant mode power supply. L, and C, form the series resonant tank. $V_{\rm cc}$ is generated locally for high efficiency, using a start-up circuit which is biased off by a auxiliary transformer winding voltage after $V_{\rm cc}$ stabilizes. T2 senses the current in the primary of T3 and provides the overload signal. Fig. 13 Typical Application #### ORDERING INFORMATION | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-3805AN | 16L PDIP | | CS-3805ADW | 16L SO WIDE | #### **ELECTRICAL CHARACTERISTICS** T<sub>A</sub> = 25°C unless otherwise noted | SYMBOL | PARAMETER | TEST CONDITIONS | | MIN | ТҮР | MAX | UNITS | |-------------------------------|-------------------------------------------------------|------------------------------------------------------------------------|---|-------|------------|------------|--------------| | ٧z | Reverse Breakdown Voltage | T <sub>A</sub> = 25°C, I <sub>R</sub> = 1mA | | 2.495 | 2.500 | 2.505 | V | | <u>ΔVz</u><br>Δ1 <sub>R</sub> | Reverse Breakdown Change with Current | 400μA≤IR≤10mA | • | | 2.6<br>3 | 10<br>12 | mV<br>mV | | rz | Reverse Dynamic Impedance | I <sub>R</sub> = 1mA | • | | 0.2<br>0.4 | 1.0<br>1.4 | Ω | | ΔV <sub>z</sub><br>ΔTemp | Temperature Stability Average Temperature Coefficient | 0°C≤T <sub>A</sub> ≤70°C (Note 1)<br>0°C≤T <sub>A</sub> ≤70°C (Note 1) | | | 1.8<br>15 | 4<br>25 | mV<br>ppm/°C | | ΔV <sub>z</sub><br>ΔTimc | Long Term Stability | T <sub>A</sub> = 25°C±0.1°C, I <sub>R</sub> = 1mA | | | 20 | | ppm/kHr | • denotes the specifications which apply over full operating temperature range. wote 1: These parameters although guaranteed by design, are not tested during production. Average temperature coefficient is defined as the total voltage change divided by the specified temperature range. #### TYPICAL PERFORMANCE CHARACTERISTICS #### ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C unless otherwise noted | SYMBOL | PARAMETER | TEST CONDITIONS | MIN | ТҮР | MAX | UNITS | |-------------------------------|-------------------------------------------------------|------------------------------------------------------------------------|-------|------------|------------|--------------| | Vz | Reverse Breakdown Voltage | T <sub>A</sub> = 25°C, I <sub>R</sub> = 1mA | 2.495 | 2.500 | 2.505 | V | | <u>ΔVz</u><br>Δ1 <sub>R</sub> | Reverse Breakdown Change with Current | 400μA≤IR≤10mA | | 2.6<br>3 | 10<br>12 | mV<br>mV | | rz | Reverse Dynamic Impedance | I <sub>R</sub> = 1mA | | 0.2<br>0.4 | 1.0<br>1.4 | Ω | | ΔV <sub>z</sub><br>ΔTemp | Temperature Stability Average Temperature Coefficient | 0°C≤T <sub>A</sub> ≤70°C (Note 1)<br>0°C≤T <sub>A</sub> ≤70°C (Note 1) | | 1.8<br>15 | 4<br>25 | mV<br>ppm/°C | | ΔV <sub>z</sub><br>ΔTimc | Long Term Stability | T <sub>A</sub> = 25°C±0.1°C, I <sub>R</sub> = 1mA | | 20 | | ppm/kHr | The • denotes the specifications which apply over full operating temperature range. Note 1: These parameters although guaranteed by design, are not tested during production. Average temperature coefficient is defined as the total voltage change divided by the specified temperature range. # SCHEMATIC DIAGRAM 2 + 15pF 14K 20K 20K 20K 10.15K N7 N8 N12 N13 920 30K N7 N14 N15 N15 N15 N15 N15 SO-8 TO-92 ## **BOTTOM VIEW** - 1. ADJ - 2. + - 3. - #### **ORDERING INFORMATION** | PART NUMBER | PACKAGE TYPE | |-------------|--------------| | CS-1009D | SO-8 | | CS-1009 | TO-92 | 4 CS-2706 CS-3706 # **DUAL OUTPUT DRIVER** #### DESCRIPTION The CS-2706/CS-3706 series of integrated circuits provide an interface between low-level TTL inputs and high-power switching devices such as power MOSFETs. A typical application is singleended PWM control to push-pull power control conversion. The primary function of these devices is to convert a bipolar singleended low current digital input to a pair of totem pole outputs which can source or sink up to 1.5A each. An internal flip-flop, driven by double-pulse suppression logic, can be enabled to provide single-ended to push-pull conversion. With the flip-flop disabled, the outputs work in parallel for 3.0A capability. Protection functions are also included for pulse-by-pulse current limiting, automatic deadband control and thermal shutdown. #### **FEATURES:** - **Dual 1.5A Totem Pole Outputs** - 40nsec Rise and Fall into 1000pF - Parallel or Push-Pull Operation - Single-Ended to Push-Pull Conversion - High-Speed Power MOSFET Compatible - Low Cross-Conduction Current Spike - Analog Latched Shutdown - Internal Deadband Inhibit Circuit - Low Quiesent Current - 5V to 40V Operation - Thermal Shutdown Protection #### **TRUTH TABLE** | INV. | N.I. | OUT | |------|------|-----| | н | н | L | | L I | н | н | | н | L | L | | t l | L | 1 1 | OUT = $\overline{INV}$ and N.I. $\overline{OUT} = INV \text{ or } \overline{N.I}.$ | ABSOLUTE MAXIMUM RATINGS | ABSOLUTE MAXIMUM RATINGS | | | | ons | |------------------------------------------------------------------------------------------------|----------------------------|---------------|-----------------------------|------------------------------------------------------|--------------------------------------| | | N-<br>PACKAGE<br>(Plastic) | UNITS | | , | | | Logic Supply Voltage (Vin, Pin 14) | 40.0 | V | | | | | Output Supply Voltage (Vc, Pin 8) Output Current (each output, source, or sink) (pins 6 & 11) | 40.0 | v | | | | | Steady State Peak Transient for Less Than | ±500 | mA | B INHIBIT INPUT | | 16 A INHIBIT INPUT | | 100us | ±1.5 | Α | | | F | | capacitive discharge energy | 20.0 | úĴ | DIGITAL INVERTING INPUT | 2 | 15 INHIBIT REFERENCE INPUT | | Digital Inputs (pins 2 & 3) | 5.5 | v | | $\vdash$ | H | | Analog Inputs (pins 9 & 10) | Vin | v | DIGITAL NON-INVERTING INPUT | 3 | LOGIC SUPPLY VOLTAGE, +VIN | | Inhibit Inputs (pins 1, 15, & 16) | 5.5 | V | GROUND | T T | 13 GROUND | | Power Dissipation at TA=25°C | 2.0 | W | GROOND | | LIS GROOMS | | Derate Above 50°C | 20.0 | mW/°C | GROUND | 5 | 12 GROUND | | Power Dissipation at T (leads and | | | | - | | | case)=25°C | 5.0 | W | OUPUT A | 6 | II OUTPUT B | | Derate for Ground Lead | | | | | E | | Temperature Above 25°C | 40.0 | mW/°C | FLIP-FLOP ACTIVATE | 7 | IO ANALOG STOP NON - INVERTING INPUT | | Derate for Case Temperature | | | | | E | | above 25°C | _ | mW/°C | OUPUT SUPPLY VOLTAGE, +Vc | | 9 ANALOG STOP INVERTING INPUT | | Operating Temperature Range<br>CS-2706<br>CS-3706 | -25 to<br>0 to | 85°C<br>70°C | h | OTE: ALL FOUR GROUND PINS M<br>CONNECTED TO A COMMON | JST BE<br>GROUND | | Storage Temperature Range | -65 to 1 | 50°C | | | | | Lead Temperature (soldering, 10 sec) | 3 | 00 °C | | | | | NOTES: All voltages are with respect to the four ground pins which must be connected together. | | | | | | | All currents are positive into, terminal. | negative out of | the specified | | | | **ELECTRICAL CHARACTERISTICS** These specifications apply over the operating temperature range of the IC. ( $V_{IN} = V_C = 20V$ , $V_4 = V_5 = V_{12} = V_{13} = 0V$ unless otherwise stated) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|---------------------------------------------------------------------------------------|-----|------|------|-------| | | | | | | | | V <sub>IN</sub> Supply Current | V <sub>IN</sub> = 40V, V <sub>C</sub> = 20V, V <sub>2</sub> = 0V, Unused pins ≈ open. | | 8 | 12 | mA | | V <sub>C</sub> Supply Current | V <sub>IN</sub> = 20V, V <sub>C</sub> = 40V, Outputs low | | 3 | 5 | mA | | V <sub>C</sub> Leakage Current | V <sub>IN</sub> = 0V, V <sub>C</sub> = 40V | 7 | .05 | 0.1 | mA | | Digital Input Low Level | | | | 0.8 | V | | Digital Input High Level | | 2.2 | | | V | | Digital Input Current | V <sub>1</sub> = 0V | | -0.6 | -1.0 | mA | | Digital Input Leakage | V <sub>1</sub> = 5V | | .05 | 0.1 | mA | | Output High Sat., V <sub>C</sub> -V <sub>O</sub> | I <sub>O</sub> = -50mA | | | 2.0 | V | | Output High Sat., V <sub>c</sub> -V <sub>o</sub> | I <sub>O</sub> = -500mA | | | 2.5 | V | | Output Low Sat., Vo | I <sub>o</sub> = 50mA | | | 0.4 | V | | Output Low Sat., Vo | I <sub>O</sub> = 500mA | | | 2.5 | V | | Inhibit Threshold | V <sub>REF</sub> = 0.5V | 0.4 | | 0.6 | V | | Inhibit Threshold | V <sub>REF</sub> = 3.5V | 3.3 | | 3.7 | V | | Inhibit Input Current | V <sub>REF</sub> = 0V | | -10 | -20 | μΑ | | Analog Threshold | V <sub>CM</sub> = 0V to 15V | 100 | 130 | 150 | mV | | Analog input bias current | V <sub>I</sub> = 0V, V <sub>CM</sub> = 15V | | -10 | -20 | μΑ | | Thermal Shutdown | Turn on (TA) | | 155 | | °C | | Thermal Shutdown | Turn off (TA) | 1 | 125 | | °C | TYPICAL SWITCHING CHARACTERISTICS (VIN = VC = 20V, TA = 25°C. Delays measured 50% in to 50% out.) | PARAMETER | TEST CONDITIONS | OL | OUTPUT C <sub>L</sub> = | | | |---------------------------------|-------------------------------------------------|------|-------------------------|-----|----| | From Inv. Input to Output: | | open | 1.0 | 2.2 | nF | | Rise Time Delay | | 110 | 130 | 140 | ns | | 10% to 90% Rise | | 20 | 40 | 60 | ns | | Fall Time Delay | | 80 | 90 | 110 | ns | | 90% to 10% Fall | | 25 | 30 | 50 | ns | | From N.I. Input to Output: | | | | | | | Rise Time Delay | T | 120 | 130 | 140 | ns | | 10% to 90% Rise | | 20 | 40 | 60 | ns | | Fall Time Delay | | 100 | 120 | 130 | ns | | 90% to 10% Fall | | 25 | 30 | 50 | ns | | V <sub>c</sub> Cross-Conduction | Output Rise | 25 | | | ns | | Current Spike Duration | Output Fall | 0 | | | ns | | Inhibit Delay | Inhibit Ref. = 1V<br>Inhibit = 0.5 to 1.5V | 250 | | | ns | | Analog Shutdown Delay | Stop (+) Ref. = 0<br>Stop (-) Input = 0 to 0.5V | 180 | | | ns | #### CIRCUIT DESCRIPTION #### Outputs The totem-pole outputs have been designed to minimize cross-conduction current spikes while maximizing fast. high-current rise and fall times. Current limiting can be done externally either at the outputs or at the common $V_{\rm C}$ pin. The output diodes included have slow recovery and should be shunted with high-speed external diodes when driving high-frequency inductive loads. #### Flip/Flop Grounding pin 7 activates the internal flip-flop to alternate the two outputs. With pin 7 open, the two outputs operate simultaneously and can be paralleled for higher current operation. Since the flip-flop is triggered by the digital input, an off-time of at least 200nsec. must be provided to allow the flip/flop to change states. Note that the circuit logic is configured such that the "OFF" state is defined as the outputs low. #### **Digital Inputs** With both an inverting and non-inverting input available, either active-high or active-low signals may be accepted. These are true TTL compatible inputs—the threshold is approximately 1.2V with no hysteresis; and external pullup resistors are not required. #### Inhibit Circuit Although it may have other uses, this circuit is included to eliminate the need for deadband control when driving relatively slow bipolar power transistors. A diode from each inhibit input to the opposite power switch collector will keep one output from turning on until the other has turned- off. The threshold is determined by the voltage on pin 15 which can be set from 0.5 to 3.5V. When this circuit is not used, ground pin 15 and leave 1 and 16 open. #### **Analog Shutdown** This circuit is included to get a latched shutdown as close to the outputs as possible, from a time standpoint. With an internal 130mV threshold, this comparator has a common-mode range from ground to (VIN - 3V). When not used, both inputs should be grounded. The time required for this circuit to latch is inversely proportional to the amount of overdrive but reaches a minimum of 180nsec. As with the flip-flop, an input off-time of at least 200nsec is required to reset the latch between pulses. #### Supply Voltage With an internal 5V regulator, this circuit is optimized for use with a 7 to 40V supply, however, with some slight response time degradation, it can also be driven from 5V. When $V_{\rm IN}$ is low, the entire circuit is disabled and no current is drawn from $V_{\rm C}$ . When combined with a CS-384X PWM, the Driver Bias switch can be used to supply $V_{\rm IN}$ to the CS-3706. $V_{\rm IN}$ switching should be fast as undefined operation of the outputs may occur with $V_{\rm IN}$ less than 5V. #### **Thermal Considerations** Should the chip temperature reach approximately 155°C, a parallel, non-inverting input is activated driving both outputs to the low state. #### PACKAGE/TEMPERATURE RANGE OPTIONS | Part Number Package | | Temperature<br>Range | Power @<br>25°C | | |---------------------|----------------------------|----------------------|-----------------|--| | CS-3706N | 16 Pin Plastic Batwing DIP | 0°C to 70°C | 2W | | | CS-2706N | 16 Pin Plastic Batwing DIP | -25°C to +85°C | 2W | | | General Information | 1 | |----------------------------|---| | Quality Assurance | 2 | | Memory Management Circuits | 3 | | Power Supply Circuits | 4 | | Motor Control Circuits | 5 | | Automotive Circuits | S | | Sensor Circuits | 7 | | Packaging Information | 8 | | Semicustom Bipolar Arrays | | | Custom Circuits | | 5 **CS-293D** # **PUSH-PULL FOUR CHANNEL 600mA DRIVER** #### **DESCRIPTION** The CS-293D is a quad push-pull driver integrated circuit capable of delivering output current to 600mA per channel. Each channel is controlled by a TTL-compatible logic input. Each full-bridge driver is equipped with an enable input which turns off all four transistors. A separate logic supply input is provided so that it may operate from a lower voltage to reduce power dissipation. The CS-293D also includes output clamping diodes for interfacing with inductive loads. The CS-293D is available in a 16 lead plastic power DIP. #### **ABSOLUTE MAXIMUM RATINGS** | Vc | Collector Supply Voltage | 36V | |-----------------------------------|----------------------------------------------|---------------| | V <sub>c</sub><br>V <sub>ss</sub> | Logic Voltage | 36V | | lout | Peak Output Current (non-repetitive) | 1.2A | | Ptot | Total Power Dissipation at Tground-pins=80°C | 5W | | T <sub>stg.</sub> T <sub>j</sub> | Storage and Junction Temperature | -40 to +150°C | #### **FEATURES:** - Output current 600mA per channel - Peak output current 1.2A per channel - Inhibit capability - High noise immunity - Separate logic supply - Over-temperature protection Cherry Semiconductor Corporation, 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Teleax (401)885-5786 Telex WUI 6817157 #### ELECTRICAL CHARACTERISTICS (For each channel, V<sub>s</sub>=24V, V<sub>ss</sub>=5V, T<sub>amb</sub>=25°C, unless otherwise specified) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------|--------------------------------------|--------------------------------------------------------|-----------------|-----|----------------|-------| | | | | | | | | | Vs | Supply voltage | | V <sub>ss</sub> | | 36 | V | | V <sub>ss</sub> | Logic supply voltage | | 4.5 | | 36 | | | l <sub>s</sub> | Total quiescent supply | V <sub>i</sub> =L I <sub>o</sub> =0 V <sub>en</sub> =H | | 12 | 32 | | | | current | V <sub>i</sub> =H I <sub>o</sub> =0 V <sub>en</sub> =H | | 75 | 95 | mA | | | | V <sub>en</sub> =L | | | 4 | 1 | | l <sub>ss</sub> | Total quiescent logic supply current | | | 3.5 | 7 | mA | | Vii | Input low voltage | | -0.3 | | 0.8 | V | | V <sub>ih</sub> | Input high voltage | | 2.0 | | Vs | V | | lii | Low voltage input current | V <sub>i</sub> ≤V <sub>ii</sub> max | | -50 | -100 | uA | | lin | High voltage input current | V <sub>i</sub> ≥V <sub>ih</sub> min | | | 10 | uA | | V <sub>eni</sub> | Enable low voltage | | -0.3 | | 0.8 | V | | V <sub>enh</sub> | Enable high voltage | | 2.0 | | V <sub>s</sub> | V | | leni | Low voltage enable current | | | -50 | -100 | uA | | l <sub>enh</sub> | High voltage enable current | | | | 10 | uA | | VCE <sub>sat</sub> H | Source output saturation voltage | l <sub>o</sub> =lmax cont. | | 1.4 | 1.8 | V | | VCE <sub>sat</sub> L | Sink output saturation voltage | I <sub>o</sub> =Imax cont. | | 1.2 | 1.8 | V | | VF | Diode forward voltage | ID=.6A | | 1.6 | 1.8 | V | #### SWITCHING CHARACTERISTICS (see diagram) V<sub>s</sub>=24V, V<sub>ss</sub>=5V, f<sub>c</sub>=30KHz, T<sub>A</sub>=25°C | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |--------|-------------------------------|-----|------|---------|-------| | | | | | | | | ton | Sink Current turn-on Delay | | 2000 | T | ns | | tr | Sink Current Rise Time | | 200 | | ns | | toff | Sink Current Turn-off Delay | | 600 | | ns | | tf | Sink Current Fall Time | | 200 | | ns | | | | | | | | | ton | Source Current Turn-on Delay | | 2000 | <u></u> | ns | | tr | Source Current Rise Time | | 600 | | ns | | toff | Source Current Turn-off Delay | | 700 | | ns | | tf | Source Current Fall Time | | 400 | | ns | | | | | | | | | td1 | Sink to Source Deadtime | 0 | 1000 | | ns | | td2 | Source to Sink Deadtime | 0 | 1000 | | ns | #### THERMAL DATA | RO <sub>JC</sub> | MAX 14° C/W | |------------------|-------------| | RO <sub>JA</sub> | MAX 80° C/W | #### **MOUNTING INSTRUCTIONS** The R $\theta_{JA}$ of the CS293 can be reduced by soldering the GND pins to a suitable copper area of the printed circuit board or to an external heatsink. The diagram of Figure B shows the maximum package power $P_{tot}$ and the $\theta_{JA}$ as a function of the side " $\ell$ " of two equal square copper areas having a thickness of $35\mu$ (see figure C). In addition, it is possible to use an external heatsink (see figure A). During soldering the pins' temperature must not exceed 260°C and the soldering time must not be longer than 12 seconds The external heatsink or printed circuit copper area must be connected to electrical ground. Fig. B - Maximum Power Dissipation and Junction to Ambient Thermal Resistance vs Side "2" t copper area must COPPER AREA 35µ THICKNESS P.C. BOARD Fig. C - Example of P.C. Board Copper Area which is used as Heatsink Fig. D - Maximum Allowable Power Dissapation vs Ambient Temperature #### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|---------------------------| | CS-293D | 16 Lead Plastic Power DIP | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: 5 ### **CS-298** ## **DUAL FULL-BRIDGE DRIVER** #### **DESCRIPTION** The CS-298 is a power integrated circuit capable of driving resistive and inductive loads such as relays, solenoids, DC and stepping motors. This device is a quad push-pull driver with the ability to deliver up to 2A of continuous current per channel. Each pair of drivers is equipped with an inhibit input which disables the associated drive stage independent of input signals. This is convenient for powering the device down or utilizing it in the chop mode. The logic inputs to the CS-298 have high input thresholds and hysteresis to provide trouble free operation in noisy environments normally associated with motors and inductive loads. The input currents and thresholds enable the device to be driven by TTL and CMOS systems without buffering or level shifting. The emitters of the lower transistors of each bridge are connected together and the corresponding pin can be connected to a sense resistor which, when used with an appropriate external circuit, can detect load faults or control load currents when the device is in switch mode operation. This device also features separate logic supply and load supply inputs to reduce total IC power consumption, thus making the CS-298 ideal for systems which require low-standby current. The CS-298 is packaged in a 15-lead Multiwatt package which handles up to 2A per channel at voltages of 46 volts. #### **BLOCK DIAGRAM** #### **FEATURES:** - Operating Supply Voltage up to 46V. - Total Saturation Voltage 3.4V max at 1A. - Overtemperature Protection. - Operates in Switched and Linear Regulation Modes. - 25W Power-Tab Package for Low Installed Cost. - Individual Logic Inputs for Each Driver. - Channel-Enable Logic Inputs for Driver Pairs. #### **PIN CONNECTIONS** #### **ABSOLUTE MAXIMUM RATINGS** | RATING | SYMBOL | VALUE | UNITS | |---------------------------------------|---------------------------------------|---------------|-------| | | | | | | Power Supply | V <sub>s</sub> | 50 | V | | Logic Supply Voltage | Vss | 7 | v | | Input and Inhibit Voltage | V <sub>I</sub> , V <sub>Inhibit</sub> | -0.3 to +7 | V | | Peak Output Current (each channel) | lo | | 1 | | Non-Repetitive (+=100µs) | | 3 | A | | Repetitive (80% on 20% off; ton=10ms) | 1 | 2.5 | A | | DC Operation | | 2 | A | | Sensing Voltage | V <sub>sens</sub> | -1 to +2.3 | V | | Total Power Dissipation (Tease=75°C) | P <sub>tot</sub> | 25 | W | | Storage and Junction Temperature | T <sub>stg</sub> , T <sub>J</sub> | -40° to +150° | С | #### **ELECTRICAL CHARACTERISTICS** (for each channel, V<sub>s</sub>=42V, V<sub>ss</sub>=5V, T<sub>i</sub>=25°C) | PARAMETER | SYMBOL | PIN #'S | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS | |-------------------------------|-------------------------|--------------|---------------------------------------------------------|----------------------|------|------|----------| | Supply Voltage | Vs | 4 | Operative Condition | V <sub>IH</sub> +2.5 | | 46 | V | | Logic Supply Voltage | Vss | 9 | | 4.5 | | 7 | V | | | 7 | | V <sub>inh.</sub> =H V <sub>i</sub> =L | | 3 | 7 | | | Quiescent Supply Current | Is | 4 | IL=0 V,=H | | 15 | 20 | mA | | | | | V <sub>inh.</sub> =L | | | 1 | <u> </u> | | | | | V <sub>inh</sub> =H V,=L | | 5 | 10 | | | Quiescent Current from Vss | Iss | 9 | IL=0 V,=H | | 1.5 | 3 | mA | | | | | V <sub>inh.</sub> =L | | 1 | 1.5 | 7 | | Input Low Voltage | V <sub>iL</sub> | 5, 7, 10, 12 | | -0.3 | | 1.5 | | | Input High Voltage | V <sub>iH</sub> | 5, 7, 10, 12 | | 2.3 | | Vss | | | Low Voltage Input Current | l <sub>iL</sub> | 5, 7, 10, 12 | V <sub>i</sub> =L | | | -10 | | | High Voltage Input Current | lin | 5, 7, 10, 12 | V,=H | | 30 | 100 | μΑ | | Inhibit Low Voltage | V <sub>inh L</sub> | 6, 11 | | -0.3 | | 1.5 | V | | Inhibit High Voltage | V <sub>inh H</sub> | 6, 11 | | 2.3 | | Vss | | | Low Voltage Inhibit Current | l <sub>inh L</sub> | 6, 11 | V <sub>inh.</sub> =L | | | -10 | | | High Voltage Inhibit Current | linh H | 6, 11 | V <sub>inh.</sub> =H≤V <sub>SS</sub> -0.6V | | 30 | 100 | μΑ | | Samuel Samuel | | | IL=1A | | 1.2 | 1.8 | | | Source Saturation Voltage | VCE sat(H) | | IL=2A | | 1.8 | 2.8 | 7 | | 8:1.0.1 | | | I <sub>L</sub> =1A | | 1.2 | 1.8 | 1 | | Sink Saturation Voltage | V <sub>CE</sub> sat (L) | | IL=2A | | 1.7 | 2.6 | V | | T | | | IL=1A | | | 3.4 | | | Total Drop | V <sub>CE</sub> sat | | IL=2A | | | 5.2 | | | Sensing Voltage | Vsens | 1, 15 | | -1 <sup>(1)</sup> | | 2 | V | | Source Current Turn-Off Delay | T <sub>1</sub> | | 0.5V, to 0.9 lc <sup>(2)</sup> | | 1.7 | | μs | | Source Current Fall Time | T <sub>2</sub> | | 0.9 l <sub>L</sub> to 0.1 l <sub>L</sub> <sup>(2)</sup> | | 0.2 | | μs | | Source Current Turn-On Delay | T <sub>3</sub> | | 0.5 V, to 0.1 L <sup>(2)</sup> | | 2.5 | | μs | | Source Current Rise Time | T <sub>4</sub> | | 0.1 l <sub>L</sub> to 0.9 l <sub>L</sub> <sup>(2)</sup> | | 0.35 | | μs | | Sink Current Turn-off Delay | T <sub>5</sub> | | 0.5 V, to 0.9 IL (3) | | 0.7 | | μs | | Sink Current Fall Time | T <sub>6</sub> | | 0.9 l <sub>L</sub> to 0.1 l <sub>L</sub> <sup>(3)</sup> | | 0.2 | | μs | | Sink Current Turn-on Delay | T <sub>7</sub> | | 0.5 V <sub>1</sub> to 0.1 I <sub>L</sub> <sup>(3)</sup> | | 1.5 | | μs | | Sink Current Rise Time | T <sub>8</sub> | | 0.1 l <sub>L</sub> to 0.9 l <sub>L</sub> <sup>(3)</sup> | | 0.2 | | μs | | Commutation Frequency | f <sub>c</sub> | | Ι <sub>L</sub> =2Α | | 25 | 40 | KHz | <sup>1)</sup> Sensing voltage can be –1V for $t\!\le\!50\mu S_i$ in steady state $V_{\text{sens}}$ min $\!\ge$ –0.5V. 2) See figure 1a. 3) See figure 2a. #### THERMAL DATA FIGURE 2. SWITCHING TIMES TEST CIRCUITS. FIGURE 2A. SINK CURRENT DELAY TIMES VS. INPUT OR ENABLE GHOPPER. NOTE: FOR INPUT CHOPPER, SET EN = H #### **TYPICAL APPLICATION** FIGURE 3. BI-DIRECTIONAL DC MOTOR CONTROL. #### **TYPICAL APPLICATION** FIGURE 4.- TWO PHASE BIPOLAR STEPPER MOTOR CONTROL CIRCUIT THIS CIRCUIT DRIVES BIPOLAR STEPPER MOTOR WITH WINDING CURRENTS UP TO 2A. #### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|--------------------| | CS-298 | 15 Lead Multiwatt® | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: # CHARRA SPANICALOR **CS-299D** # **DUAL SCHOTTKY DIODE BRIDGE** #### DESCRIPTION The CS-299D is an eight-diode array designed for flyback voltage clamping of inductive loads, where high peak current and low duty-cycle conditions exist. The dual-bridge configuration makes the CS-299D particularly well suited for bipolar stepper motor driver applications. CSC Schottky diode technology provides highly efficient operation due to low forward voltage drop, and fast reverse recovery time. The CS-299D is available in hermetic CERDIP, and in copper lead-frame plastic MINI-DIP. The CS-299D (I) in CERDIP is for the industrial temperature range of -25 to +85°C, while the CS-299D (C) in plastic is for the commercial temperature range of 0 to +70°C. #### **ABSOLUTE MAXIMUM RATINGS** | Peak Inverse Voltage (per diode) | |----------------------------------------------| | Peak Forward Current | | CS-299D(I) | | CS-299D(C) | | Power Dissipation at T <sub>A</sub> = 70°C1W | | Derate 12.5mW/°C above 70°C | | Storage Temperature Bange -65°C to +150°C | #### **BLOCK DIAGRAM** TYPICAL APPLICATION: CS-299D WITH CS-298 STEPPER MOTOR DRIVER #### **FEATURES:** - 8-Diode array - · High efficiency - 3A peak current - Fast recovery time - Low forward voltage - Dual bridge configuration for ease of application - Plastic or CERDIP packages available # PIN CONNECTIONS (TOP VIEW) ELECTRICAL CHARACTERISTICS (All specifications apply to each individual diode. T<sub>J</sub> = 25°C except as noted.) | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | UNITS | |----------------------|----------------------------------------------|------|------|------|-------| | Forward Voltage Drop | I <sub>F</sub> = 100mA | 0.4 | 0.5 | 0.7 | | | Forward Voltage Drop | I <sub>F</sub> = 1A | 0.8 | 1.0 | 1.3 | | | Laskana Commant | V <sub>R</sub> = 40V | | .01 | 0.1 | | | Leakage Current | V <sub>R</sub> = 40V, T <sub>J</sub> = 100°C | _ | 0.1_ | 1.0 | mA | | Reverse Recovery | .5A Forward to .5A Reverse | | 15 | | nSec | | Forward Recovery | 1A Forward to 1.1V Recovery | | 30_ | | nSec | | Junction Capacitance | V <sub>R</sub> = 5V | | 70 | | pF | #### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-299D | 8 Lead PDIP | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telex WUI 6817157 Our Sales Representative in Your Area is: **CS-365** # 3A POWER OPERATIONAL AMPLIFIER #### DESCRIPTION The CS-365 is a monolithic integrated circuit available in a T0-220 package. It is intended for use as a power operational amplifier in a wide range of applications, including servo amplifiers and power supplies. The high gain and high output power capabilities provide superior performance wherever an operational amplifier/power booster combination is required. #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage | V | |-----------------------------------------------|----| | Upper power transistor V <sub>CE</sub> | V | | Lower power transistor V <sub>CE</sub> | V | | Input voltage Vs | | | Differential input voltage | V | | Peak output current | Α | | Power dissipation at T <sub>case</sub> = 90°C | w | | Storage and junction temperature40 to 150 | °C | | | | #### THERMAL DATA # BLOCK DIAGRAM SOA (SOURCE) SOA (SINK) AND THERMAL SHUTDOWN 3 #### **FEATURES:** - Output current up to 3A - Large common-mode and differential mode ranges - SOA protection - Thermal protection - ±18V supply #### **PIN CONNECTIONS** - I. NON INVERTING INPUT - 2. INVERTING INPUT - 3. -Vs - 4. OUTPUT - 5. +Vs #### **ELECTRICAL CHARACTERISTICS** ( $V_s = \pm 15V$ , $T_j = \pm 25^{\circ}C$ unless otherwise specified) | PARAMETER | CONDIT | IONS | | MIN | ТҮР | MAX | UNITS | |------------------------------------|--------------------------------------------------------|---------------------|--------------------------|-----|-----|------|-----------------| | Supply voltage | | | | ±6 | | ±18 | ٧ | | Quiescent drain current | | | | 40 | 60 | mA | | | Input bias current | V <sub>s</sub> = ± 18V | | | | 0.2 | 1 | μΑ | | Input offset voltage | | | | | ±2 | ±10 | mV | | Input offset current | | | | | ±20 | ±200 | nA | | Slew-Rate | G <sub>v</sub> = 10 | | | 8 | | V/μs | | | | G <sub>v</sub> = 1 | - | | | 6 | | V/μS | | Output voltage swing | f = 1kHz | | | 27 | | ., | | | | I <sub>p</sub> = 3A | | | | 24 | | V <sub>pp</sub> | | | f = 10kHz | | | | 27 | | V | | | I <sub>p</sub> = 3A | | | | 23 | | $V_{pp}$ | | Input resistance (pin 1) | | | 100 | 500 | | ΚΩ | | | Voltage gain (open loop) | f = 1kHz | | | | 80 | | dB | | Input noise voltage | B = 10 to 10,000 Hz | | - | | 2 | | μ٧ | | Input noise current | B = 10 to 10,000 H2 | | | | 100 | | pA | | Common mode rejection | $R_g \leq 10 \; \text{K}\Omega G_v = 30 \; \text{dB}$ | | | | 70 | | dB | | Supply voltage rejection | $R_g = 22 \text{ k}\Omega$ | | G <sub>v</sub> = 10 | | 60 | | dB | | | V <sub>ripple</sub> = 0.5 V <sub>rms</sub> | | | | | | | | | f <sub>ripple</sub> = 100 Hz | | G <sub>v</sub> = 100 | | 40 | | dB | | Efficiency | f = 1 kHz | l <sub>p</sub> = 1. | .6A; P <sub>o</sub> = 5W | | 70 | | % | | | $R_L = 4\Omega$ | I <sub>p</sub> = 3 | A; P <sub>o</sub> = 18W | | 60 | | % | | Thermal shut-down case temperature | P <sub>tot</sub> = 12W | | | | 110 | | 20 | | | P <sub>tot</sub> = 6W | | - | | 130 | | °C | #### Open loop frequency response # Maximum output current vs. voltage ( $V_{\text{CE}}$ ) across each output transistor # Maximum allowable power dissipation vs. ambient temperature #### Application circuit (G<sub>V</sub>>10) #### Unity gain configuration #### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-365 | TO-220 | CS-2907 CS-2917 CS-2907/2917 # F TO V CONVERTER LOW COST MULTI-FUNCTION ICS #### **DESCRIPTION** The CS-2907/2917 Series is designed for use in frequency-to-voltage conversion systems and is especially suitable for tachometer and motor-speed-control applications. The 2907 consists of a regenerative input comparator, a frequency doubling charge pump and a general purpose, differential op-amp output. The 2917 has the additional built-in feature of an internal shunt voltage regulator. The input signal, which can be single-ended, or differential, is applied to the regenerative comparator input; 30mV hysteresis provides noise rejection. The frequency-doubling charge pump is triggered by the comparator output, converting the input-frequency information into a d.c. output voltage at Pin 3. The output op-amp is unity-gain compensated and can serve as an output-voltage follower or as an active filter for additional ripple reduction. 50mA current capability allows the output stage to drive a variety of loads either from emitter, or collector. The output swings to ground for zero frequency input. #### **APPLICATIONS** A timing capacitor C1, an output resistor R1, and an output filter capacitor C2, are required as shown in Fig. 1. On each transition of the input comparator, C2 is linearly charged or discharged #### **FEATURES** - ± 0.3% Linearity, Typical - Buffered High-Level Frequency Output - Single-ended or Differential Inputs - Voltage Follower or Active Filter Output Capability - Output Swings to Ground for Zero Frequency Input #### **APPLICATIONS** - Motor Speed Control - Cruise Control - Speedometer/Tachometer - Over/Under Speed Control - Magnetic and Optical Sensor Interfacing - Zero Crossing Detector - Frequency Discrimination between voltage limits Vh and VI. The difference, Vh - VI, equals Vcc/2. During one half cycle of input frequency, the change in charge on C1 is: C1 Vcc/2. The average charge-pump current charging C1 during one half cycle of input frequency = C1VccFin where Fin = input frequency. This charge pump current, Ic, is accurately mirrored into R1 to generate a DC voltage at pin 3 such that Vpin3 = IcR1 = K R1C1 Vcc Fin where K is a circuit constant typically equal to one. Averaging, or filtering is accomplished with C2 and both output ripple voltage and response time are dependent on the value of C2. Peak to peak ripple voltage, Vr = (Vcc/2)(C1/C2)(1-Fin/Fmax) where Fmax = I2/(C1Vcc) and I2 is the current in C2. For the 2917 series on-board shunt-regulator an external resistor R3 is required for operation from the input supply voltage. The value of R1 does not therefore affect ripple; however if it is too large by comparison with the output impedance seen at pin3, linearity will be adversely affected. Since the current at pin3, I3, is internally set, R1 must be chosen such that Vpin3 max. = I3R1. #### MOTOR SPEED CONTROL APPLICATION Cherry's CS-2917 F-to-V converter Integrated Circuit, with built-in operational amplifier, regulator, and output transistor is ideal for tachometer feedback motor speed control applications. Two typical application circuits are shown in Figure 2. Figure 2A employs the CS-2907-N14 operating from the Vcc line Figure 2B offers an alternative approach using the CS-2917-N8 operating from the Vcc line and using the internal regulator. In both circuits, the tachometer feedback-signal is applied to the comparator input, and the F-to-V conversion gain is set by R<sub>1</sub>C<sub>1</sub>. The general purpose op amp is used both as a summing node for the speed reference input (from potentiometer P<sub>1</sub>), and as a frequency compensated integrator which provides zero steady state speed error under varying load conditions. Capacitors $C_2$ and $C_3$ provide the integrating function at low frequency while $R_2$ and $C_2$ provide the frequency compensation which insures loop stability, In Figure 2A, the on-chip driver transistor drives a discrete power transistor which in turn drives the motor. In Figure 2B, the on-chip driver transistor is used as an inverting gain stage to close the loop around the of amp, and the provide drive voltage for the discrete NPN darlington transistor which drives the motor. Both of these approaches provide accurate regulation of motor speed under conditions of varying motor load, Vcc and ambient temperature. Fig. 2A Fig. 2B #### **DESIGN EXAMPLE** Figure 3 is the circuit of Figure 2B re-drawn in a block diagram form which lends itself to visualization and analysis of the regulator loop. (Figure 2A can be analyzed in the same manner.) Potentiometer P1 provides the loop reference input. The op amp integrator, the power darlington and the motor provide the forward gain components K1, K2 and K<sub>3</sub>. The tachometer and F-to-V converter provide the gain components K 4 and Ko in the feedback path. We will now derive the transfer functions for all components of the loop, write the expression for loop gain, and compute component values to insure loop stability. A. Ko is the transfer function for the F-to-V converter. 1. $$K_o = \frac{V_{oo}}{f_{in}} = K V_R R_1 C_1$$ , $K = 1.0$ $V_R = 7.6 \text{ Volts}$ B. K<sub>1</sub> is the transfer function for the integrator. 2. $$K_1 = \frac{|V_{01}|}{|V_{00}|} = \frac{1 + j\omega R_2 C_2}{J\omega R_1 (C_2 + C_3)} \left[ \frac{1 + j\omega C_2 C_3 R_2}{C_2 + C_3} \right]$$ This transfer function has the following poles and zeros: Zero at: $$\omega 1 = \frac{1}{R_2 C_2}$$ Pole at: $\omega = 0$ (an integrator) Pole at: $$\omega 2 = \frac{C_2 + C_3}{R_2 C_2 C_3}$$ K<sub>2</sub> is the transfer function of the power darlington transistor. Assume it equals 0.9 over the frequency range of interest. 3. $$K_2 = V_m = 0.9$$ D. K<sub>3</sub> is the transfer function of the motor. (See Electrocraft Engineering Handbook, 4th edition, P9, 2-19, eq. 2.3.28.) 4. $$K_3 = \frac{\omega_m}{V_m} = \frac{1/K_E}{(1+j\omega J_m)(1+j\omega J_e)}$$ $\omega_{\rm m}$ = Motor Rotational Speed (rad/sec) V<sub>m</sub> = Applied Motor Voltage $J_m = (R_A J_T / K_E K_T) = Mechanical Time Constant$ $J_e = (L_A/R_A) = Electrical Time Constant$ $K_T$ = Motor Torque Const. (oz · in/A) KE = Motor Back EMF Const. (V/rad/sec) R<sub>A</sub> = Motor Armature Resistance (ohms) LA = Motor Armature Inductance (henrys) $J_T = Total inertial Load on Motor (oz, · in · sec<sup>2</sup>)$ This design example describes an application using a small, permanent-magnet fractional-horsepower d.c. motor driving an inertial load. The following parameter values are taken from manufacturer's data for the motor and from laboratory measurements on the drive system. $$\omega_{\rm m} = 314.2 \, {\rm rad/sec} \, (3000 \, {\rm rpm})$$ $$K_T = 2.1 \text{ oz. in/A} = 14.83 \times 10^{-3} \text{ N.M/A}$$ $$K_F = 14.83 \times 10^{-3} \text{ V/rad/sec}$$ $$R_A = 6.9\Omega$$ $$J_e = 0.7 \text{ msec}$$ $$\therefore$$ L<sub>A</sub> = 4.83 mhy, and $$J_T = 9.39 \times 10^{-4} \text{ OZ} \cdot \text{IN} \cdot \text{SEC}^2$$ = 6.63 x 10<sup>-6</sup> Kg·m<sup>2</sup> 5. $$J_m = \frac{R_A J_T}{K_F K_T} = 0.208 \text{ sec}$$ $$\omega_{\rm B} = 1 = 4.8 \text{ rad/sec}$$ $$f_R \approx 0.765 HZ$$ $$\omega_e = 1$$ = 1429 rad/sec $$f_{e} = 227 \text{ HZ}$$ $$1/K_E = 67.4$$ 6. $$K_3 = \frac{\omega_m}{V_m} = \frac{67.4}{(1+j \underline{\omega})(1+j \underline{\omega})}$$ Ignoring the electrical time constant (assumes that the loop crossover frequency is less than 1429 rad./sec.) we have: 7. $$K_E = \frac{\omega_m}{V_m} = \frac{67.4}{(1+j\underline{\omega})}$$ E. K4 is the tachometer constant. $$\omega_{\rm m} {\rm K_4}$$ = f<sub>in</sub> for f<sub>in</sub> = 400 HZ, $\omega_{\rm m}$ = 314.2 rad/sec and 8. $K_4 = 1.273 \text{ cyc/rad}$ The loop gain, A, equals. 9. $$A_L = K_0 K_1 K_2 K_3 K_4$$ at $\omega = 1$ rad/sec, for $1 < W_B < W_1$ , $< W_Z$ $A_L (\omega = 1)$ $= (7.6) (R_1 C_1) \frac{(1)}{R_1 (C_2 + C_3)}$ (0.9) (67.4) (1.273) Arbitrarily selecting a loop gain of 50 (34db) at $\omega$ = 1 rad/sec, we derive the following expression: $$\frac{C_1}{C_2 + C_3} = \frac{50}{(7.6) (.9) (67.4) (1.273)} = 0.085$$ 10. $$C_2 + C_3 = 11.74 C_1$$ Now, select $R_1C_1$ to set the loop reference voltage to about $\frac{1}{2}$ of the on-chip zener reference voltage: 11. $$K_4 \omega_m \cdot K_0 = V_{ref} \approx 7.6/2$$ By selecting standard values for $C_1$ and $R_1$ , $C_1$ = 0.01uF and $R_1$ = 146K $\Omega$ , the reference voltage at the loop operating point is: 12. $$V_{ref} = (314.2 \text{ rad/sec}) (7.6) (1.0) (.01 \text{uF})$$ (146k) (1.273) = 4.4 volts 4.4 volts is well within the regulated supply tolerance and should present no adjustment problem in production. Now, plot the bode diagram for the loop with only the integrator response and motor break frequency, $f_B=0.765 HZ$ and determine suitable locations for $f_1$ and $f_2$ such that the compensated bode plot crosses the unity gain axis at about the mid point of the -6db/octave line segment connecting $f_1$ and $f_2$ . Selecting $f_1=1.5 hZ$ , and $f_2=7.0 HZ$ we have; (see Fig. 4) Fig. 4 $$f_1 = \frac{1}{2\pi R_2 C_2} = 1.5 \text{ HZ}$$ $$f_2 = \frac{C_2 + C_3}{2\pi R_2 C_2 C_3} = 7.0 \text{ HZ}$$ $$\frac{f_1}{f_2} = \frac{C_3}{C_2 + C_3} = 0.214$$ $$C_3 = .214 (C_2 + C_3)$$ From Equation 10 $$C_2 + C_3 = 11.74C_1 = .1174uF$$ $$C_3 = (.214) (.1174) = 0.025uF$$ Select $C_3 = .022uf$ and $C_2 = 0.1uf$ Then; $$R_2 = \frac{1}{2\pi f_1 C_2} = 1M\Omega$$ Resistors $R_3$ and $R_4$ are chosen to bias the on-chip drive transistor in a linear region at the desired motor speed. To maintain closed loop stability of the integrator we keep the inverting gain of this stage close to unity. For this application $R_3=570\Omega$ and $R_4=1000\Omega.$ A $470\Omega$ resistor is selected for $R_5$ to provide sufficient zener bias from the 12V supply. The component list for the circuit in Figure 2B is: $P_1 = 100K\Omega$ This design example illustrates a method for computing component values to insure closed loop stability of the motor speed regulator system. It is based on an application circuit which includes an integrator to provide for zero steady state error under varying load conditions. This system, with loop gain equal to 50 at $\omega$ equal 1 RAD/Sec gave acceptable static and dynamic performance for the intended application. | ABSOLUTE MAXIMUM RATINGS | | |---------------------------------------------|-------------------| | Supply Voltage | 28V | | Supply Current | 25mA | | Op. Amp./Comp. Differential Input Voltage | 28V | | Op. Amp./Comparator Input Voltage | 28V | | Op. Amp. Collector-Emitter Voltage | 28V | | Digital Interface Collector-Emitter Voltage | 28V | | Operating Temperature Range | -40° C to +85° C | | Storage Temperature Range | -65° C to +150° C | | Power Dissipation | 1 Watt Note 1 | NOTES: - Above 25° Derate at 8.0mW/° C for package D14 and at 10.0mW/° C for package D8. - 2. Hysteresis is the sum +VTH-(VTH), offset voltage is their difference. - 3. $V_{OH}$ is equal to $\frac{3}{4}$ x $V_{CC}$ 1 $V_{BE}$ , $V_{OL}$ is equal to $\frac{3}{4}$ x $V_{CC}$ 1 $V_{BE}$ therefore $V_{OH}$ $V_{OL}$ = $V_{CC}/2$ . The difference, $V_{OH}$ $V_{OL}$ , and the mirror gain, $I_2/I_3$ , are the two factors that cause the tachometer gain constant to vary from 1.0. - 4. Be sure when choosing the time constant R1 x C1 that R1 is such that the maximum anticipated output voltage at Pin 3 can be reached with $I_3$ x R1. The maximum value for R1 is limited by the output resistance of Pin 3 which is greater than $10M\Omega$ typ. - Nonlinearity is defined as the deviation of Vout (@ Pin 3) for fIN = 5kHz from a straight line defined by the Vout @ 1kHz and Vout @ 10kHz, C1 = 1000pF, R1 = 68K and C2 = 0.22uFd. SPECIFICATIONS (T<sub>a</sub> = 25° C and V<sub>cc</sub>=12VDC unless otherwise noted) | PARAMETER | | CONDITIONS | MIN. | TYPICAL | MAX. | |------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------|------------------------------------------------------------| | COMPARATOR Input Threshold Voltage Hysteresis Input Offset Voltage * * * Input Bias Current Common Mode Voltage | -D14 Versions -D8 Versions | Vpin1=±125mV Note 2<br>Vpin1=±125mV Note 2<br>Note 2<br>Note 2<br>Vpin1=±50mV | | ±15mV<br>30mV<br>3.5mV<br>5mV<br>0.1μA | ±40mV<br>10mV<br>15mV<br>1.0µA<br>V <sub>CC</sub> —1.5 | | DIGITAL INTERFACE (-1 V<br>Saturation Voltage (Pin 13) | Versions Only) | l <sub>pin 13</sub> =1.6mA | | | 0.4V | | CHARGE PUMP Output Voltage - HI, Voh * * * * * * * * * * * * * * * * * * * | CS-2907 Series<br>CS-2917 Series<br>CS-2907 Series<br>CS-2917 Series<br>CS-2907 Series<br>CS-2917 Series | Vpin1=+125mVDC Note 3 Vpin1=+125mVDC Note 3 Vpin1=-125mVDC Note 3 Vpin1=-125mVDC Note 3 Vpin2=Vpin3=6VDC Note 4 Vpin2=Vpin3=3.5VDC; Note 4 Vcc=6VDC Ipin2=0; Vpin3=0 Note 3 Note 5 | 140μΑ | 8.3V<br>5V<br>2.3V<br>1.2V<br>180μA<br>160μA | 240μΑ<br>215μΑ<br>0.1μΑ<br>1.1<br>+1.0% | | OP. AMP. Input Offset Voltage Input Bias Current Common Mode Voltage Open Loop Gain Isink Isource Saturation Voltage | CS-2907 Series<br>CS-2917 Series<br>CS-2907 Series<br>CS-2917 Series<br>CS-2907 Series<br>CS-2917 Series | V <sub>input</sub> =6VDC<br>V <sub>input</sub> =3.5VDC<br>V <sub>input</sub> =6VDC<br>V <sub>input</sub> =3.5VDC<br>V <sub>collector</sub> =1V<br>V <sub>emitter</sub> =V <sub>cc</sub> -2V<br>V <sub>emitter</sub> =V <sub>cc</sub> -2V;<br>V <sub>cc</sub> =6VDC<br>I <sub>sink</sub> =5mA<br>I <sub>sink</sub> =50mA | 0V<br>40mA | 3mV<br>3mV<br>.05µA<br>.05µA<br>200V/mV<br>50mA<br>10mA<br>10mA | 10mV<br>10mV<br>0.5μA<br>0.5μA<br>Vcc-1.5V<br>0.5V<br>1.0V | | ZENER REGULATOR (CS-2:<br>Regulator Voltage<br>Series Resistance<br>Temperature Stability | 917 Series Only) | Dropping Resistor=470Ω | | 7.56V<br>10.5Ω<br>+1mV/°C | 15Ω | | SUPPLY Current, Quiescent | CS-2907 Series<br>CS-2917 Series | V <sub>cc</sub> =12VDC<br>V <sub>cc</sub> = 6 VDC | 3.0mA | 3.8mA<br>6.0mA | 6.0mA | #### 8 Lead PDIP #### **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|--------------| | CS-2907N14 | 14 Lead PDIP | | CS-2907N8 | 8 Lead PDIP | | CS-2917N14 | 14 Lead PDIP | | CS-2917N8 | 8 Lead PDIP | CSC GRANGONDUCTOR 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: CS-3717A # STEPPER MOTOR DRIVER #### DESCRIPTION The CS-3717A is a monolithic IC that controls and drives one phase of a bipolar stepper motor with chopper control of the phase current. Current levels may be selected in three steps by means of two logic inputs which select one of three current comparators. When both of these inputs are high the device is disabled. A separate logic input controls the direction of current flow. A monstable, programmed by an external RC network, sets the current decay time. The power section is a full H-bridge driver with four internal clamp diodes for current recirculation. An external connection to the lower emitters is available for the insertion of a sensing resistor. Two CS-3717A's and few external components form a complete stepper motor drive subsystem. The recommended operating ambient temperature range is from 0 to 70 $^{\circ}\text{C}$ The CS-3717A is supplied in a 16 lead Powerdip package. #### **ABSOLUTE MAXIMUM RATINGS** | Vs | Power supply voltage (pins 14, 3) | 50 V | |------------------|----------------------------------------|-------------------| | Vss | Logic supply voltage (pin 6) | 7 V | | V <sub>i</sub> | Logic input voltage (pins 7, 8, 9) | 6 V | | V <sub>c</sub> | Comparator input (pin 10) | V <sub>SS</sub> | | V, | Reference input voltage (pin 11) | 15 V | | lo | Output current (DC operation) CS-3717A | 1.2 A | | T <sub>stg</sub> | Storage temperature | -55 to +150 °C | | T <sub>i</sub> | Operating junction temperature | 150 °C | | 1 | | 6-7-78-14 MA 1691 | #### **BLOCK DIAGRAM** #### **FEATURES:** - Full Step Half Step -Quarter Step Operation - Bipolar Output Current Up To 1 Amp - Motor Supply Voltage Range From 10V To 46V - Integrated Bootstrap Lowers Saturation Voltage - Built In Protection Diodes - Externally Selectable Current Level - Digital Or Analog Control Of Output Current Level - Thermal Overload Protection - Minimum External Components # PIN CONNECTIONS (TOP VIEW) #### **ELECTRICAL CHARACTERISTICS** (Refer to the test circuit V<sub>s</sub>=36V, V<sub>ss</sub>=5V, T<sub>amb</sub>=25°C unless otherwise specified) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |----------------|----------------------------------|--------------------|------|------|------|-------| | Vs | Supply voltage<br>(pins 3, 14) | T | 10 | | 46 | V | | Vss | Logic supply voltage (pin 6) | | 4.75 | | 5.25 | V | | Iss | Logic supply current (pin 6) | | | 7 | 15 | mA | | l <sub>R</sub> | Reference input current (pin 11) | V <sub>R</sub> =5V | | 0.75 | 1 | mA | #### LOGIC INPUTS | VIL | Input low voltage (pins 7, 8, 9) | | | | 0.8 | \ | |-----|-------------------------------------------|----------------------|-------------------|---|--------------|------------------| | ViH | Input high voltage<br>(pins 7, 8, 9) | | | 2 | Vss | V | | lic | Low voltage input current (pins 7, 8, 9) | V <sub>1</sub> =0.4V | pin 8<br>pins 7.9 | | -100<br>-400 | μA<br>μ <b>A</b> | | liн | High voltage input current (pins 7, 8, 9) | V <sub>1</sub> =2.4V | | | 10 | μΑ | #### **COMPARATORS** | V <sub>CL</sub> | Comparator low threshold voltage (pin 10) | V <sub>R</sub> =5V | l <sub>o</sub> =L<br>l <sub>1</sub> =H | 66 | 80 | 94 | mV | |------------------|----------------------------------------------|-----------------------|----------------------------------------|-----|-----|-----|----| | V <sub>см</sub> | Comparator medium threshold voltage (pin 10) | V <sub>R</sub> =5V | I <sub>0</sub> =H<br>I <sub>1</sub> =L | 236 | 251 | 266 | mV | | V <sub>сн</sub> | Comparator high threshold voltage (pin 10) | V <sub>R</sub> =5V | 1 <sub>0</sub> =L<br>1 <sub>1</sub> =L | 396 | 416 | 436 | mV | | Ic | Comparator input current (pin 10) | | | | | ±20 | μΑ | | t <sub>off</sub> | Cutoff time | R <sub>τ</sub> =56 KΩ | C <sub>T</sub> =820 pF | 27 | | 37 | μs | | t <sub>d</sub> | Turn off delay | (See fig. 2) | | | | 2 | μs | | lott | Output leakage current (pins 1, 15) | l₀=H I₁=H | | | | 100 | μΑ | #### SOURCE DIODE-TRANSISTOR PAIR | V <sub>sat</sub> | Saturation voltage | I <sub>M</sub> =-0.5A | conduction period | 1.7 | 2.1 | V | |------------------|-----------------------|-----------------------|----------------------|-----|------|----| | | (pins 1, 15) (note 1) | (See fig. 2) | recirculation period | 1.1 | 1.35 | • | | V <sub>sat</sub> | Saturation voltage | I <sub>M</sub> =-1A | conduction period | 2.1 | 2.8 | V | | | (pins 1, 15) (note 2) | (See fig. 2) | recirculation period | 1.7 | 2.5 | • | | ILK | Leakage current | V <sub>s</sub> =46V | | | 300 | μΑ | | V <sub>F</sub> | Diode forward voltage | I <sub>M</sub> =-0.5A | | 1 | 1.25 | V | | · _ | | I <sub>M</sub> =-1A | | 1.3 | 1.7 | _ | #### SINK DIODE-TRANSISTOR PAIR | V <sub>sat</sub> | Saturation voltage | I <sub>M</sub> =0.5A | 1.2 | 1.45 | v | |------------------|-----------------------|----------------------|------|------|-----------| | 1_ | (pins 1, 15) | I <sub>M</sub> =1A | 1.75 | 2.3 | L | | ILK | Leakage current | V <sub>s</sub> =46V | | 300 | μΑ | | VF | Diode forward voltage | I <sub>M</sub> =0.5A | 1.1 | 1.5 | V | | 1 | | I <sub>M</sub> =1A | 1.4 | 2 | لـــــــا | #### **TRUTH TABLE** | Input 0<br>(pin 9) | Input 1<br>(pin 7) | | |--------------------|--------------------|----------------| | Н | Н | No current | | L | н | Low current | | Н | L | Medium current | | L | L | High current | #### PIN DESCRIPTIONS | PIN NO. | FUNCTION | DESCRIPTION | |---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ОИТРИТ В | Output connection (with pin 15). The output stage is a "H" bridge formed by four transistors and four diodes suitable for switching applications. | | 2 | PULSE TIME | A parallel RC network connected to this pin sets the OFF time of the lower power transistors. The pulse generator is a monostable trigger by the rising edge of the output of the comparators (t <sub>off</sub> =0.69 R <sub>T</sub> C <sub>T</sub> ) | | 3 | SUPPLY VOLTAGE B | Supply voltage input for half output stage. See also pin 14. | | 4 | GROUND | Ground connection. With pins 5, 12 and 13 also conducts heat from die to printed circuit copper. | | 5 | GROUND | See pin 4. | | 6 | LOGIC SUPPLY | Supply voltage input for logic circuitry. | | 7 | INPUT 1 | This pin and pin 9 (INPUT 0) are logic inputs which select the outputs of the three comparators to set the current level. Current also depends on the sensing resistor and reference voltage. See truth table. | | 8 | PHASE | This TTL-compatible logic input sets the direction of current flow through the load. A high level causes current to flow from OUTPUT A (source) to OUTPUT B (sink). A schmitt trigger on this input provides good noise immunity and a delay circuit prevents output stage short circuits during switching. | | 9 | INPUT 0 | See INPUT 1 (pin 7). | | 10 | COMPARATOR INPUT | Input connected to the three comparators. The voltage across the sense resistor is feedback to this input through the low pass filter $R_cC_c$ . The lower power transistors are disabled when the sense voltage exceeds the reference voltage of the selected comparator. When this occurs the current decays for a time set by $R_{\tau}C_{\tau}$ , $t_{\rm off}$ =0.69 $R_{\tau}C_{\tau}$ . | | 11 | REFERENCE | A voltage applied to this pin sets the reference voltage of the three comparators, thus determining the output current (also dependent on R <sub>s</sub> and the two inputs INPUT 0 and INPUT 1). | | 12 | GROUND | See pin 4. | | 13 | GROUND | See pin 4. | | 14 | SUPPLY VOLTAGE A | Supply voltage input for half output stage. See also pin 3. | | 15 | OUTPUT A | See pin 1. | | 16 | SENSE RESISTOR | Connection to lower emitters of output stage for insertion of current sense resistor. | Figure 1 - Test Circuit Figure 2 - Waveforms with MA regulating (phase = 0) Figure 3 - Two phase bipolar stepper motor driver #### **APPLICATION INFORMATION** Figure 3 shows a typical application in which two CS-3717A control a two phase bipolar stepper motor. #### **Programming** The logic inputs $I_0$ and $I_1$ set at three different levels the amplitude of the current flowing in the motor winding according to the truth table of page 2. A high level on the "PHASE" logic input sets the direction of that current from output A to output B; a low level from output B to output A. It is recommended that unused inputs are tied to pin 6 (Vss) or pin 4 (GND) as appropriate to avoid noise problems. The current levels can be varied continuously by changing the ref. voltage on pin 11. #### Control of the motor The stepper motor can rotate in either direction according to the sequence of the input signals. It is possible to obtain a full step, a half step and a quarter step operation. #### **Full step operation** Both windings of the stepper motor are energized all the time with the same current $I_{MA} = I_{MB}$ . $I_0$ and $I_1$ remain fixed at whatever torque value is required. Calling A the condition with winding A energized in one direction and $\overline{A}$ in the other direction, the sequence for full step rotation is: $$AB \rightarrow \overline{A}B \rightarrow \overline{A}\overline{B} \rightarrow A\overline{B}$$ etc. For rotation in the other direction the sequence must be reversed. In full step operation the torque is constant each step. #### Half step operation Power is applied alternately to one winding then both according to the sequence: $$AB \rightarrow B \rightarrow \overline{A}B \rightarrow \overline{A} \rightarrow \overline{AB} \rightarrow \overline{B} \rightarrow A\overline{B} \rightarrow A$$ etc. Like full step this can be done at any current level; the torque is not constant but is lower when only one winding is energized. A coil is turned off by setting Io and I1 both high. #### Quarter step operation It is preferable to realize the quarter step operation at full power otherwise the steps will be of very irregular size The extra quarter steps are added to the half step sequence by putting one coil on half current according to the sequence: $$AB \rightarrow \frac{A}{2}B \rightarrow B \rightarrow \frac{\overline{A}}{2}B \rightarrow \overline{A}B \rightarrow \overline{A} \xrightarrow{B} \overline{A}$$ etc. #### Motor selection As the CS-3717A provides constant current drive with a switching operation, care must be taken to select stepper motors with low hysteresis losses to prevent motor overheating. #### L-C filter To reduce EMI and chopping losses in the motor, a low pass L-C filter can be inserted across the outputs of the CS-3717A as shown in the following diagram. Fig. 4 - Input and output sequences for half step and full step operation Fig. 5 - Source Saturation Voltage vs. Output Current (Recirc Period) Fig. 6 - Source Saturation Voltage vs. Output Current (Conduction Period) Fig. 7 - Sink Saturation Voltage vs. Output Current Fig. 8 - Comparator Threshold vs. Junction Temperature Fig. 9 - Example Of P.C. Board Copper Area Which Is Used As Heatsink Fig. 10 - Max. Power Dissipation And Junction To Ambient Thermal Resistance up. Size "0" #### **MOUNTING INSTRUCTIONS** The R<sub>th j-amb</sub> of the CS-3717A can be reduced by soldering the GND pins to a suitable copper area of the printed circuit board or to an external heatsink. The diagram of fig. 10 shows the maximum dissipable power $P_{tot}$ and the $R_{th, 1-amb}$ as a function of the side " $\ell$ " of two equal square copper areas having a thickness of $35\mu$ (see fig. 9). In addition, it is possible to use an external heatsink (see fig. 11). During soldering the pins temperature must not exceed 260°C and the soldering time must not be longer than 12 seconds. The external heatsink or printed circuit copper area must be connected to electrical ground. #### **THERMAL DATA** | R <sub>th j-case</sub> | Thermal resistance junction-case Thermal resistance junction-ambient* | 11<br>40 | °C/W | |------------------------|-----------------------------------------------------------------------|----------|------| | 1 ' | _ | | | \*Soldered on a $35\mu$ thick 20 cm<sup>2</sup> P.C. board copper area #### ORDERING INFORMATION | PART NUMBER | DESCRIPTION | |-------------|--------------| | CS-3717AN | 16 Lead PDIP | | CS-3717AFN | 28 Lead PLCC | Fig. 12 - Maximum Állowable Power Dissipation vs. Ambient Temperature 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telex WUI 6817157 Our Sales Representative in Your Area is: 5-27 CS-3770 # HIGH PERFORMANCE STEPPER MOTOR DRIVER #### **DESCRIPTION** The CS-3770 is a bipolar monolithic circuit intended to control and drive the current in one winding of a stepper motor. Special care has been taken to optimize the power handling capability without suffering in reliability. The circuit consists of a LS-TTL compatible logic input, a current sensor, a monostable multivibrator and a high power H-bridge output stage. Two CS-3770's and a small number of external components form a complete control and drive unit for LS-TTL or microprocessor controlled stepper motor systems. #### **ABSOLUTE MAXIMUM RATINGS** | Rating | Symbol | Value | Units | |--------------------------|-----------------|---------------------|-------| | Logic Supply Voltage | Vcc | 7 | V | | Output Supply Voltage | V <sub>mm</sub> | 45 | l v | | Logic Input Voltage | 1 1 | 6 | l v | | Comparator Input Voltage | 1 1 | Vcc | V | | Reference Input Voltage | 1 1 | 15 | V | | Logic Input Currents | 1 1 | -10 | mA i | | Comparator Input Current | 1 1 | -10 | mA | | Reference Input Current | 1 ( | -10 | mA | | Output Current | 1 1 | ±1.5 | Α | | Junction Temperature | Т, | 150 | °C | | Operating Ambient | 1 '1 | 4 | 89,2 | | Temperature | TA | 0 to + 70 | °C | | Storage Temperature | Ts | -55 to +1 <b>50</b> | °C | #### **FEATURES:** - · Half-step and full-step modes - Switched mode bipolar constant current drive (chopped mode) - Wide range of current control 5—1500 mA - Wide voltage range 10—45 V - Designed for unstabilized motor supply voltage - Current levels can be selected in steps or varied continuously - Thermal overload protection - LS-TTL compatible input logic - Available in a 16L plastic power dip and a 28L PLCC #### **RECOMMENDED OPERATING CONDITIONS** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |------------------------|-----------------|------|-----|------|------| | | | | | | | | Logic Supply Voltage | V <sub>cc</sub> | 4.75 | 5 | 5.25 | V | | Output Supply Voltage | V <sub>mm</sub> | 10 | | 40 | V | | Output Current | l <sub>m</sub> | 20 | | 1200 | mA | | Ambient Temperature | Ta | 0 | | 70 | °C | | Rise Time Logic Inputs | tr | | | 2 | μs | | Fall Time Logic Inputs | tf | | | 2 | μs | #### **ELECTRICAL CHARACTERISTICS** Electrical characteristics over recommended operating conditions 0° to 70°C | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------|---------------------------------------------------------------------------------------------------------|------|----------|-----------|----------| | | | | | | | | Supply current, I <sub>cc</sub> | V <sub>MM</sub> = 20-40 V<br>I <sub>1</sub> = I <sub>0</sub> = 1<br>I <sub>1</sub> = I <sub>0</sub> = 0 | | 20<br>65 | 30<br>145 | mA<br>mA | | High-level logic input voltages pins 7, 8, 9 | | 2.0 | | | ٧ | | Low-level logic input voltages | | | | 0.8 | ٧ | | High-level logic input currents pins 7, 8, 9 | V <sub>1</sub> = 2.4 V | | | 20 | μΑ | | Low-level logic input currents | V <sub>1</sub> = 0.4V | -0.4 | | | mA | | Comparator threshold voltage | I <sub>0</sub> = 0 V <sub>R</sub> = 5.0 V<br>I <sub>1</sub> = 0 | 390 | 420 | 440 | mV | | | I <sub>0</sub> = 1 V <sub>R</sub> = 5.0 V<br>I <sub>1</sub> = 0 | 230 | 250 | 270 | mV | | | I <sub>0</sub> = 0 V <sub>R</sub> = 5.0 V<br>I <sub>1</sub> = 1 | 65 | 80 | 90 | mV | | Comparator input current | | -20 | | 20 | μΑ | | Output leakage current | I <sub>0</sub> = I <sub>1</sub> = 1; T <sub>a</sub> = 25°C | | | 100 | μΑ | | Total saturation voltage drop (source + sink) | I <sub>m</sub> = 800 mA | | | 2.0 | V | | Total power dissipation | i <sub>m</sub> = 800 mA<br>fs = 30 kHz | | 1.8 | * | W | | Cut off time, toff | $R_T = 56K\Omega$ , $C_T = InF$<br>$V_{mm} = 10V$ , $t_{on} \ge 5 \mu S$ | 35 | 40 | 45 | μs | | Turn off delay, t <sub>d</sub> | $T_a = +25$ °C $dV_C/dt \ge 50$ mV/ $\mu$ s | | 1.6 | 3.0 | μs | | Thermal shutdown junction temp | T | | +170 | | °C | <sup>\*</sup> Depends upon heat sink (see Fig. 3 & Fig. 9) Fig. 1 Typical stepper motor driver with CS-3770N **Test Circuit** $R_s$ =0.5 $\Omega$ ±1% $R_c$ =1 $K\Omega$ $C_c$ =820pf $R_T=56K\Omega$ $C_T=820pf$ #### **Functional Description** #### **Current Level Selection** The status of $I_0$ and I1 input pins in conjunction with the reference voltage $V_{\rm ref}$ determines the output current. If $V_{\rm ref}$ is fixed four current levels can be selected: | LOGIC<br>Io | INPUT<br>I1 | CURRENT LEVEL<br>Imotor | |-------------|-------------|-------------------------| | Н | Н | No Current | | L | Н | Low (20%) Current | | Н | L | Medium (60%) Current | | L | L | High (100%) Current | #### Sense Resistor The voltage drop across the current sensing resistor , Rs, is compared with the voltage drop across reference resistor chain (using Vref). When the two values are equal the monostable is triggered which in turn sets the output in tristate for a fixed time Toff (Toff=0.69 x Rt x Ct). The Rc-Cc network is a filter for the sensing resistor Rs. #### **Output Stage** The output contains four power transistors connected in an Hbridge. The lower two sink transistors have diodes across them. It is recommended to use two external diodes across the two upper source transistors when driving inductive load. #### Reference Voltage Variation of Vref can give wide control of motor current. A modulated Vref provides continuously adjusted motor current (for example, when microstepping the motor). #### Phase Input At Phase input pin a logic signal determines the direction of current in the motor winding. A Schmitt triger provides noise immunity and a delay circuit eliminates the possibility of output short circuit during a phase shift. #### Thermal Protection A thermal shut down is provided which limits the junction temperature. However, there is no short circuit protection. #### Thermal data | | Тур | Unit | |---------------------------------------------------------|-----|------| | Thermal resistance, Junction to Case 0 <sub>ic</sub> | 11 | °C/W | | Thermal resistance, Junction to Ambient 0 <sub>IC</sub> | 45 | °C/W | (Soldered on a 35µm thick 20 cm<sup>2</sup> PC board copper area) #### Heatsinking The junction temperature of the chip highly affects the lifetime of the driver circuit. Thus in high current applications the heatsinking must be carefully considered. The $\theta_{\rm ia}$ of the CS-3770 can be reduced by soldering the GND-pins to a suitable copper area on the printed circuit board (see fig. 7) or by applying an external heatsink Staver type V7 or V8 (see fig. 8). The diagram in figure 3 shows the maximum permissible power dissipation versus the ambient temperature in °C, for heatsinkers of the type V7, V8 or fig. 7 for a 20 cm² copper area respectively. Any external heatsink or printed circuit board copper area must be connected to electrical ground. For motor currents higher than 1000 mA heatsinking is recommended to assure optimal reliability. The diagrams in fig. 3 and fig. 6 can be used to determine the required heatsinking of the circuit. In some systems forced air cooling may be available to reduce the temperature rise of the circuit. Fig. 3 Ambient temperature in °C. Fig. 4 Typical source saturation voltage vs output current. Fig. 5 Typical sink saturation voltage vs output current. Fig. 6 Typical power losses vs output current. Fig. 7 Example Of P.C. Board Copper Area Which Is Used As Heatsink. Fig. 8 External Heatsink Mounting Example (R<sub>th</sub> = 27.5°C/W) (Type V7) (R<sub>th</sub> = 37.5°C/W) (Type V8) #### **MOUNTING INSTRUCTIONS** The Rth j-amb of the CS-3770 can be reduced by soldering the GND pins to a suitable copper area of the printed circuit board or to an external heatsink. The diagram of fig. 9 shows the maximum dissipable power $P_{tot}$ and the $R_{th\ j-amb}$ as a function of the side " $\ell$ " of two equal square copper areas having a thickness of $35\mu$ (see fig. 7). In addition, it is possible to use an external heatsink (see fig. 8). During soldering the pins temperature must not exceed 260°C and the soldering time must not be longer than 12 seconds. The printed circuit copper area must be connected to electrical ground. Fig. 9 Max. Power Dissipation And Junction To Ambient Thermal Resistance vs Size "2" #### **Pin Connections and Ordering Information** #### **ORDERING INFORMATION** | Ondermina ini Onimarion | | | |-------------------------|--------------|--| | PART NUMBER | PACKAGE | | | CS-3770N | 16 Lead PDIP | | | CS-3770FN | 28 Lead PLCC | | | General Information | | |----------------------------|----| | Quality Assurance | 2 | | Memory Management Circuits | 3 | | Power Supply Circuits | 4 | | Motor Control Circuits | 5 | | Automotive Circuits | 6 | | Sensor Circuits | 7 | | Packaging Information | 8 | | Semicustom Bipolar Arrays | | | Custom Circuits | 10 | ## **CS-189** # **TACHOMETER DRIVE CIRCUIT** #### DESCRIPTION The CS-189 is specifically designed for use with air-core meter movements. The IC (see Block Diagram, Figure 1) comprises charge pump circuitry for frequency-to-voltage conversion, a shunt regulator for stable operation, a function generator, and sine and cosine amplifiers. The buffered sine and cosine outputs will typically sink or source 20mA. ### **CHARGE PUMP** The input frequency is buffered though a transistor, then applied to the charge pump for frequency-to-voltage conversion (see Functional Diagram, Figure 2). The charge pump output voltage, EØ, will range from 2.1V with no input ( $\emptyset$ =0°) to 7.1V at $\emptyset$ =270°. The charge that appears on C<sub>T</sub> is reflected to Cout through a Norton amplifier. The frequency applied at Pin 10 charges and discharges C<sub>T</sub> through R<sub>1</sub> and R<sub>2</sub>. C<sub>OUT</sub> reflects the charge as a voltage across resistor R<sub>T</sub>. #### **FUNCTION GENERATOR/SINE AND COSINE AMPLIFIERS** The output waveforms of the sine and cosine amplifiers are derived by On-Chip Amplifier/Comparator circuitry. The various trip points for the circuit (i.e. 90°, 180°, 270°) are determined by an internal resistor divider connected to the voltage regulator. The voltage EØ is compared to the divider network by the function generator circuitry. Use of an external zener reference at Pin 1 allows both sine and cosine amplifiers to swing positive and negative with respect to this reference. The output magnitudes and directions have the relationship as shown in Figures 3A, 3B and 3C. NOTE: Pin connections referenced are for the 14L DIP #### **BLOCK DIAGRAM** FIGURE 1 #### FFATURES. - · Single supply operation - On-Chip regulation - 20mA output drive capability - Wide temperature range - Accuracy = .05%/°C #### **APPLICATIONS:** - Tachometers - Speedometer - F/V conversion - Windspeed & direction Flowmeter control ## PIN CONNECTIONS #### 20L SOIC WIDE Cherry Semiconductor Corporation, 2000 South County Trail, East Greenwich, Rhode Island 02818 (401) 885-3600 Telex WUI 6817157 6-3 6 #### **ABSOLUTE MAXIMUM RATINGS** | Operating Temperature | -30° C to +100° C | Supply Voltage 20V | |-----------------------|-------------------|-----------------------------| | Storage Temperature | -65°C to +150°C | Power Dissipation 2W@ 25° C | | | | (Derate 16mW/°C above 25°C) | #### ELECTRICAL CHARACTERISTICS (V<sub>CC</sub>=13.1V, T<sub>A</sub>=25°C) | PARAMETER | SYMBOL | PIN NO. | TEST CONDITIONS (SEE TEST CIRCUIT FIG. 1) | MIN. | TYP. | MAX. | UNITS | | |---------------------------|--------------------|---------|-------------------------------------------------------------------|-------|------|-------|---------|--| | | | | V <sub>ec</sub> =15V | | 54 | 72 | | | | Supply Current | 1 <sub>cc</sub> | 13 | V <sub>cc</sub> =13.1V | | 45 | 60 | mA | | | (note 2) | | | V <sub>cc</sub> =11.3V | | 38 | 60 | | | | Regulated Voltage | V <sub>REG</sub> | | I <sub>REG</sub> =4.3mA | 7.8 | 8.5 | 9.2 | ] | | | Regulation | $\Delta V_{REG}$ | 11 | I <sub>REG</sub> =0 to 5mA | | 0.10 | 0.20 | | | | Signal Input Current | l <sub>IN</sub> | 10 | | 0.1 | 2.0 | 4.0 | mA | | | Saturation Voltage | V <sub>9</sub> SAT | | I <sub>9</sub> =5mA, I <sub>10</sub> =0.5mA | | 0.20 | 0.40 | V | | | Leakage Current | l <sub>9</sub> | 9 | V <sub>9</sub> =16V, V <sub>10</sub> =0V | | | 10 | μΑ | | | Input Current | 15 | 5 | | | | | | | | Input Current | 16 | 6 | Zero input to pin 6 | | 1 | 15 | nA | | | 5. V O | EMIN | | V <sub>10</sub> =0 (zero input), Ø=0° | 1.9 | 2.1 | 2.3 | V | | | F to V Output | E MAX | 8 | V <sub>cos</sub> =0 (note 1), Ø=270° | 6.6 | 7.1 | 7.6 | | | | Linearity | % | 8 | $E_0$ vs. Frequency $V_{cos}=0$ (note 1), $\emptyset=270^{\circ}$ | | | ±1.5 | % | | | V <sub>SINE</sub> at ∅=0° | | | V <sub>10</sub> =0 (zero input), Ø=0° | -0.35 | 0 | +0.35 | | | | MAX V <sub>SINE</sub> + | V <sub>SINE</sub> | 2 | V <sub>cos</sub> =0 (note 1), Ø=90° | 4.0 | 4.5 | 5.0 | 1 v | | | MAX V <sub>SINE</sub> - | ] | | V <sub>cos</sub> =0 (note 1), Ø=270° | -4.0 | -4.5 | -5.0 | <u></u> | | | | Isine + | _ | V <sub>cos</sub> =0 (note 1), Ø=90° | | 20 | 25 | | | | Coil Drive Current | Isine- | 2 | V <sub>cos</sub> =0 (note), Ø=270° | | 20 | 25 | mA | | | MAX V <sub>cos</sub> + | | | V <sub>10</sub> =0 (zero input), Ø=0° | 4.0 | 4.5 | 5.0 | | | | MAX V <sub>cos</sub> - | V <sub>cos</sub> | 12 | V <sub>SINE</sub> =0 (note 1), Ø=180° | -4.0 | -4.5 | -5.0 | v | | | 0-11-0-1 | Icos+ | - 10 | V <sub>10</sub> =0 (zero input), ∅=0° | | 20 | 25 | | | | Coil Drive Current | Icos- | 12 | V <sub>SINE</sub> =0 (note 1), Ø=180° | | 20 | 25 | mA | | | External Voltage Ref. | Vz | 1 | | 5.13 | 5.40 | 5.67 | V | | Note 1: $V_{SINE}$ measured Pin 2 to Pin 1. $V_{COS}$ measured Pin 12 to Pin 1. All other voltages specified are measured to ground. Note 2: Max PWR dissipation $\leq V_{CC} \times I_{cc} - (V_2 \mid_{SINE} + V_{12} \mid_{COS})$ . ### TACHOMETER APPLICATION $\frac{\text{RPM}}{60} \times \frac{\text{\# OF CYL}}{2} = \text{Frequency}$ E (Pin 8)=2.1 + Frequency $\times \text{ C}_{\text{T}} \times \text{R}_{\text{T}} \text{ (V}_{\text{REG}^{-}}.7)$ The above equations were used in calculating the following values, where E=7.1V at =270° and $C_7$ =.01 F. 4 cylinder: Freq=200Hz, R<sub>T</sub>=320K 6 cylinder: Freq=300Hz, R<sub>T</sub>=220K 8 cylinder: Freq=400Hz, R<sub>T</sub>=150K Typical values shown above apply to a nominal value of $V_{\text{REG}}$ of 8.5 volts. It must be realized that trimming of $R_T$ will be necessary to compensate for variations in regulator voltage from one unit to another. An alternative to this adjustment is to replace $\mbox{\it R}_2$ with a potentiometer, as shown in Figure 4. Partial schematic shown in Figure 5 represents one method for use with DC applications instead of frequency. ## **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-----------------| | CS-189DW | 20 Lead SO Wide | | CS-189N | 14 Lead PDIP | ALTERNATE TRIMMING METHOD CS-287 CS-288 ## **INJECTOR SOLENOID DRIVER** The CS-287/8 is a monolithic integrated circuit designed for medium current solenoid driver applications. Its typical function is to supply full battery voltage to fuel injector(s) for rapid current rise, in order to produce positive injector opening. When load current reaches a preset level (2.4A for CS-287, or 4.4A for CS-288) the injector driver reduces the load current by a 4:1 ratio and operates as a constant power source. This condition holds the injector open and reduces system dissipation. Other solenoid or relay applications can be equally well served by the CS-287/8. Two high impedance inputs are provided which permit a variety of control options and can be driven by TTL or CMOS logic. ## PIN CONNECTIONS - 1 Input - 2 Control - 3 Ground - 4 Output - 5 + V<sub>cc</sub> #### **FEATURES:** - Microprocessor Compatible Inputs - On-Chip Power Device 2.4A Peak, Typical CS-287 4.4A Peak, Typical CS-288 - Low Thermal Resistance To Grounded Tab - Load Dump Safe - Low Saturation Voltage - Operates Over a 4V to 24V Battery Range ## **MAXIMUM RATINGS** | RATING | VALUE | UNIT | |-----------------------------------------------|--------------|-------| | | | | | Power Supply Voltage (V <sub>bat</sub> ) | 24 | Volts | | Input (Pin 1) | -6.0 to +24 | V | | Control (Pin 2) | -6.0 to +24 | V | | Internal Regulator Current (Pin 5) | 50 | mA | | Junction Temperature | 150 | °C | | Operating Temperature Range (Tab Temperature) | -40 to +125 | °C | | Storage Temperature Range | -65 to + 150 | °C | | Thermal Resistance, Junction to Case | 3.0 | °C/W | ## ELECTRICAL CHARACTERISTICS (V<sub>bat</sub> = 12 Vdc, Tc = 25°C, test circuit of Figure 2, unless noted) | CHARACTERISTIC | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------|------------|-------------|-------------|----------| | | | | | | | Output Peak Current (Ipk) 287<br>288 | 1.7<br>3.6 | 2.4<br>4.4 | 2.9<br>5.2 | Α | | Output Sustaining Current (Ious) 287<br>288 | .50<br>.95 | .60<br>1.12 | .70<br>1.25 | Α | | V <sub>(BR)CEO(sus)</sub> @ 100 mA | 42 | 50 | | V | | Output Voltage in Saturated Mode<br>@ 1.5A<br>@ 3.0A | = | 1.2<br>1.6 | _ | V | | Internal Regulated Voltage (Vcc, Figure 2) | | 6.9 | | ٧ | | Input "on" Threshold Voltage | | 1.4 | 2.0 | ٧ | | Input "off" Threshold Voltage | 0.7 | 1.3 | | V | | Input "on" Current<br>@ V <sub>I</sub> = 1.4 Vdc<br>@ V <sub>I</sub> = 5.0 Vdc | = | 35<br>220 | = | μΑ<br>μΑ | | Control "on" Threshold Voltage | 1.2 | 1.5 | 1.8 | V | | Control Current<br>@ V <sub>2</sub> = 0.8 Vdc<br>@ V <sub>2</sub> = 5.0 Vdc | = | -5<br>1.0 | -50<br>— | μΑ<br>μΑ | | Input Turn On Delay (t <sub>i</sub> ) | | 0.5 | 1.0 | μs | | I <sub>pk</sub> sense to I <sub>sus</sub> delay (t <sub>p</sub> ) | | 60 | | μs | | Control Signal Delay (t <sub>t</sub> ) | | 15 | | μs | | Input Turn Off from Saturated Mode Delay (te) | | 1.0 | | μs | | Input Turn Off from Sustain Mode Delay (t <sub>d</sub> ) | | 0.2 | | μs | | Output Voltage Rise Time (t <sub>v</sub> ) | | 0.4 | _ | μs | | Output Current Fall Time (t <sub>i</sub> ) 4.0A | T - | 0.6 | 1.0 | μs | ## FIGURE 2—TEST CIRCUIT #### **GENERAL INFORMATION** Inductive actuators such as automotive electronic fuel injectors, relays, solenoids and hammer drivers can be powered more efficiently by providing a high current drive until actuation (pull-in) occurs and then decreasing the drive current to a level which will sustain actuation. Pull-in and especially dropout times of the actuators are also improved. The fundamental output characteristic of the CS-287/8 provides a low impedance saturated power switch until the load current reaches a predetermined high-current level and then changes to a current source of lower magnitude until the device is turned off. This output characteristic allows the inductive load to control its actuation time during turn-on while minimizing power and stored energy during the sustain period, thereby promoting a fast turn-off time. Automotive injectors at present time come in two types. The large throttle body injectors have an inductance of about 2.0 mH and an impedance of 1.2 $\Omega$ and require the CS-287/8 driver. The smaller type, popular world-wide, has an inductance of 4.0 mH and an impedance of 2.4 $\Omega$ and needs about a 2.0A pulse for good results, which can be met with the CS-287. Some designs are planned which employ two of the smaller types in parallel. The inductance of the injectors are much larger at low current, decreasing due to armature movement and core saturation to the values above at rated current. Operating frequencies range from 5.0Hz to 250 Hz depending on the injector location and engine type. Duty cycle in some designs reaches 80%. #### **APPLICATIONS INFORMATION** The CS-287/8 is provided with an input pin (Pin 1) which turns the injector driver "on" and "off". This pin has a nominal trip level of 1.4 V and an input impedance of $20k\Omega$ . It is internally protected against negative voltages and is compatible with TTL and most other logic. There is also a control pin (Pin 2) which if held low or grounded, permits the device to operate in saturation to I<sub>pk(sense)</sub>, where it will switch to I<sub>sus</sub> automatically. If Pin 2 is brought high (>1.5V), the output drive stage is turned off, regardless of what state the input (Pin 1) is at, and the output current goes to zero. Figure 3 shows the operating waveforms for the simplest mode; i.e., with control Pin 2 grounded. When the driver is turned on, the current ramps up to the peak current sense level, where some overshoot occurs because of internal delay. The CS-287/8 then reduces its output to $I_{\rm sus}$ . The fall time of the device is very rapid ( $\leq$ 1.0 $\mu$ s), but the decay of the load current takes 150 to 220 $\mu$ s, while dumping the load energy into the protection zener clamp. ## FIGURE 3—OPERATING WAVEFORMS (Max. Frequency 250 Hz, Pin 2 Grounded) It is essential that the zener voltage be lower than the $V_{\text{IBRICEO(Sus)}}$ , but not so low as to greatly stretch the load current decay time. Without the zener, the discharge of the load energy would be totally into the CS-287/8, which, for the high current applications, could cause the device to fail. Also in Figure 3 is the graphically derived instantaneous power dissipation of the CS-287/8. It shows that, for practical purposes, the worst case dissipation is less than (I<sub>sus</sub>) (V<sub>bet</sub>) (duty cycle). ## FIGURE 4—SWITCHING WAVEFORMS (Expanded Time Scale) ## FIGURE 5—SWITCHING SPEED versus TEMPERATURE Provided in Figures 3, 4, and 6 are definitions of the switching intervals specified in the Electrical Characteristics. Figure 5 shows that the critical switching parameters stay under control at elevated temperatures. In those applications where high voltage transients may occur while the output pin (Pin 4) is in the $I_{sus}$ mode, excessive instantaneous power dissipation may occur, causing device failure. When this condition occurs, the control pin (Pin 2) can be used to shut off the output stage in order to protect the CS-287/8. As long as Pin 2 is in the high state (>1.5 volts, typ.), the output will remain off. One method of sensing the supply voltage and controlling Pin 2 is to use a resistor divider between the supply voltage and ground with Pin 2 connected to the resistor divider (see Fig. 1). Another application option of the control pin is to use it to accomplish an enable/disable funtion. Since Pin 2 is compatible with TTL and CMOS logic levels, a logic low will enable the output, and allow it to follow the input signal at Pin 1. If Pin 2 is held at a logic high, the output will be disabled regardless of the state of the input signal. If the control function is not being used in the application, it must be grounded or otherwise placed in a logic low state. If Pin 2 is left open, the output stage will remain off. The output current in the l<sub>sus</sub> mode should be oscillation free under most all operating conditions. There is a possibility that in a given application, the output current could oscillate for a small fraction of parts. If this was to occur, the remedy is place a capacitor from Pin 4 to Ground. The value of the capacitor should not exceed .01uF. ## FIGURE 6—APPLICATION OF CONTROL (PIN 2) (Test Circuit of Figure 2) ## **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-287 | TO-220 | | CS-288 | TO-220 | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: ## **CS-345A** ## **IGNITION PRE-DRIVER** #### DESCRIPTION The CS-345A is a monolithic integrated circuit which drives an external power transistor to start and regulate inductive load currents. A control input triggers the on-chip output transistor to saturate. An external resistor sets the CS-345A drive current up to 200mA. A sense input monitors the load current and triggers regulation at a user selectable level. Once the CS-345A begins regulating the load current, the status pin switches from a logic 1 to a logic 0. The control input switching to logic 0 causes the output transistor to go into cutoff, which shuts off the drive current to the load. ## **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | SYMBOL | MIN. | MAX. | UNIT | |------------------------------------------------------|-------------------|------|------|------| | Supply Voltage | V <sub>DD</sub> | -0.3 | 18 | V | | Differential Ground Voltage<br>(Signal To Power GND) | V <sub>DGND</sub> | -1 | +1 | V | | Junction Temperature | T, | | 150 | °C | | Operating Temperature | TA | -40 | 105 | °C 🦪 | | Storage Temperature | T <sub>S7G</sub> | -55 | 150 | °C | ### **FEATURES:** - Trimmed internal voltage reference - Total circuit delay, less than 10 µsec - Maximum output transistor saturation voltage of 0.5V - 200mA output drive current - Available in 8 pin DIP ### APPLICATIONS: - Ignition Pre-Driver - Motor Controller - Solenoid Driver ## **PIN CONNECTIONS** STATUS | B Vbb | F CONTROL | POWER GROUND | G DRIVE IN | SIGNAL GROUND | G DRIVE OUT **ELECTRICAL CHARACTERISTICS** (-40°C $\leq$ T<sub>A</sub> $\leq$ 105°C, -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, 7V $\leq$ V<sub>DD</sub> $\leq$ 10V, all parameters are referenced to Power Ground unless otherwise noted) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | MAX | UNI | |--------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------|-----|-----|-----| | | | | | | | | Supply Voltage (referenced to "Ground") | V <sub>DD</sub> | | 7 | 17 | v | | Supply Current Turn-on | l+ <sub>on</sub> | Control high | | 25 | mA | | Supply Current Turn-off | I+ <sub>OFF</sub> | Control Low | | 5 | mA | | Differential Ground Current | I <sub>DGND</sub> | V <sub>DGND</sub> = -1V to +1V | | 20 | mA | | Control Input Threshold Voltage | | (See Timing Diagram) | 1 | ļ | | | Turn-on | V <sub>T</sub> + | Control high | | 3.5 | V | | Turn-off | V <sub>1</sub> - | Control low | 0.9 | ļ | V | | Hysteresis (V <sub>T</sub> + - V <sub>T</sub> -) | V <sub>H</sub> | | 0.4 | 2.0 | V | | Control Input<br>Leakage Current | I <sub>IL</sub> | Control = 0V to 5.5V | | ±20 | μΑ | | Output Saturation Voltage | V <sub>SAT</sub> | Control high | | 0.5 | V | | (VDRIVE IN - VDRIVE OUT) | | $I_{DRIVE\ IN}$ = 200mA<br>$V_{DRIVE\ OUT}$ = 0V to (V <sup>+</sup> - 4V)<br>$V_{DGND}$ = -1V to +1V | | | | | Input Leakage Current | l <sub>IL</sub> | Control low | | 100 | μΑ | | (at Drive In pin) | | V <sub>DRIVE</sub> IN = V <sub>DD</sub> | | | | | | | V <sub>DRIVE OUT</sub> =3 to V <sub>DD</sub> | | | | | | | V <sub>DGND</sub> = 0V | | | | | Output Leakage Current | Іог | Control low | | 100 | μΑ | | (at Drive Out pin) | | V <sub>DRIVE</sub> IN = V <sub>DD</sub> | | | | | | | V <sub>DRIVE</sub> OUT = -2 to 4V | | | ļ | | | | V <sub>DGND</sub> = 0V | ļ | | | | Status Output Voltage "low" | V <sub>OL</sub> | I <sub>STATUS</sub> = 3mA<br>V <sub>DGND</sub> = 0V | | 0.4 | V | | Status Output Voltage "low" | Vol | I <sub>STATUS</sub> = 3mA | | 0.8 | v | | | | V <sub>DGND</sub> = -1V to +V | | | | | Status Output Leakage Current | lou | V <sub>STATUS</sub> = 10V | | 10 | μΑ | | Drive Out Turn-on Delay<br>From Control Turn-on | ton | (See Timing Diagram) | | 30 | μS | | Drive Out Turn-off Delay | t <sub>off</sub> | (See Timing Diagram) | | 10 | μS | | From Control Turn-off | | | | | | | Status Turn-off Delay | tstatus | (See Timing Diagram) | | 30 | μS | | From Control Turn-off | | / | | | | | Status Disable Time | t <sub>d</sub> | (See Timing Diagram) | 150 | 600 | μS | | Sense Input Bias Current | I <sub>IB</sub> | V <sub>SENSE</sub> =3 to 0V | | 10 | μΑ | | | | $V_{DGND} = -1V \text{ to } +1V$ | | ] | | | Sense Input Bias Current | I <sub>IB</sub> | V <sub>SENSE</sub> = 0 to +1V | | 3 | μА | | | | $V_{DGND} = -1V \text{ to } +1V$ | 1 | ] | | | Internal Sense | V <sub>ISR</sub> | V <sub>DGND</sub> = -1V to +1V | 315 | 355 | m∨ | | Reference Voltage | | | 1 | | 1 | | (includes input offset voltage) | | | 1 | 1 | l | | Supply Voltage | SVRR | fin = 5kHz to 20kHz | 45 | | dB | | Rejection Ratio | | V <sub>DD</sub> = 7.1 to 9.9VDC | | ĺ | | | | | $V_{DD}$ (AC Component) = 0.2 to $2.0V_{p-p}$ | ] | ] | | | | | V <sub>DGND</sub> = 0V | 1 | | | | | | *NOTE: AC Component Should Not Cause | İ | 1 | | | | | V <sub>DD</sub> to Go Below 7V or Above 17V. | | | l | ## **APPLICATION CIRCUIT** ## **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-345A | 8 Lead PDIP | ## **CS-925** ## **LOW DROPOUT REGULATOR** (WITH DELAYED RESET) ### DESCRIPTION The CS-925 is a low dropout, high current regulator. Included on-chip is a reset function with an externally set delay time. During power up, or after detection of any error in the regulated output, the reset pin will remain in the low state for the duration of the delay. Types of errors detected include short circuit, low input voltage, input transients, thermal shutdown, or others that cause the output to become unregulated. The current charging the delay capacitor (C3) is very low, thus allowing long delay times. In automotive applications, the CS-925 and all regulated circuits are protected from reverse battery installations, as well as two-battery jumps. During line transients, such as a 60V load dump, the 0.75A regulator will automatically shut down to protect both internal circuits and the load. The CS-925 is packaged in a 5-lead TO-220, with copper tab for connection to a heat sink, if necessary. NOTE: The CS-925 is pin compatible with the LM2925. ### **TEST AND APPLICATION CIRCUIT** ## NOTES: - 1. C1 required if regulator is located far from power supply filter - C2 required for stability...value may be increased. Capacitor must be capable of operating at the minumum temperature expected. #### **FEATURES:** - Input-output differential less than 0.6V at 0.5A - Output current in excess of 750 mA - · Externally set delay for reset - Reverse battery protection - 60V load dump protection - -50V reverse transient protection - Short circuit protection - Internal thermal overload protection - · Long delay times available ### **PIN CONNECTIONS** Tab (Gnd) - TO-220 5-LEAD - 1. Input voltage - 2. Output voltage - 3. Ground - 4. Delay - 5. Reset Output 6 ## **ABSOLUTE MAXIMUM RATINGS** Input Voltage Operating Range Overvoltage Protection 26V 60V Operating Temperature Range Maximum Junction Temperature -40°C to +125°C 150°C Internal Power Dissipation (Note 1) Internally Limited Storage Temperature Range -65°C to +150°C ELECTRICAL CHARACTERISTICS for V<sub>OUT</sub> (V<sub>IN</sub>=14V, C2 = 10 $\mu$ f, I<sub>O</sub>=500 mA, T<sub>A</sub>=25°C (Note 2) unless otherwise specified. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|--------------------------------------------------------------------------------------------------|--------------|----------------|--------------|----------------| | Output Voltage | 6V≤V <sub>IN</sub> ≤26V, l <sub>0</sub> ≤500 mA,<br>-40°C≤T <sub>I</sub> ≤+125°C | 4.80<br>4.75 | 5.00<br>5.00 | 5.20<br>5.25 | V | | Line Regulation | $9V \le V_{IN} \le 16V$ , $I_0 = 5 \text{ mA}$<br>$6V \le V_{IN} \le 26V$ , $I_0 = 5 \text{ mA}$ | | 4<br>10 | 25<br>50 | mV<br>mV | | Load Regulation | 5 mA≤I <sub>0</sub> ≤500 mA | | 10 | 50* | mV | | Output Impedance | 500 mA <sub>DC</sub> and 10 mArms, 100Hz-10 kHz | | 200 | | mΩ | | Quiescent Current | I <sub>O</sub> ≤10 mA<br>I <sub>O</sub> =500 mA<br>I <sub>O</sub> =750 mA | | 3<br>55<br>120 | 100 | mA<br>mA<br>mA | | Output Noise Voltage | 10 Hz-100 kHz | | 100 | | μVrms | | Long Term Stability | | | 20 | | mV/1000 hr | | Ripple Rejection | f <sub>o</sub> =120 Hz | | 66 | | dB | | Dropout Voltage | I <sub>o</sub> =500 mA<br>I <sub>o</sub> =750 mA | | 0.45<br>0.82 | 0.6 | v<br>v | | Current Limit | | 0.75 | 1.4 | | А | | Maximum Operational<br>Input Voltage | | 26 | 31 | | v | | Maximum Line Transient | V <sub>0</sub> ≤5.5V | 60 | 70 | | V | | Reverse Polarity Input<br>Voltage, DC | V <sub>o</sub> ≥-0.6V, 10Ω Load | -15 | -30 | | V | | Reverse Polarity Input<br>Voltage, Transient | 1% Duty Cycle, -TA ≤ 100ms,<br>10Ω Load | -50 | -80 | | V | <sup>\*</sup>End of life limit is 65mV. ## **ELECTRICAL CHARACTERISTICS for Reset Output** $V_{IN}$ =14V, $C_3$ = 0.1 $\mu$ F, $T_A$ =25°C (Note 2) (unless otherwise specified.) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|-----------------------------|-----|-----|-----|-------| | Reset Voltage | | | | | | | Output Low | I <sub>SINK</sub> = 1.6 mA | | 0.3 | 0.6 | ٧ | | Output High | I <sub>SOURCE</sub> = 0 | 4.5 | 5.0 | 5.5 | V | | Reset Internal Pull-up Resistor | | | 30 | | ΚΩ | | Reset Output Current Limit | V <sub>RESET</sub> = 1.2V | | 5 | | mA | | V <sub>OUT</sub> Threshold | | | 4.5 | | ٧ | | Delay Time | C <sub>3</sub> = .005 µF | | 12 | | ms | | | $C_3 = 0.1 \ \mu F$ | | 250 | 1 1 | ms | | | $C_3 = 4.7 \mu F$ tantalum | | 12 | | sec | | Delay Current | Pin 4 | 1.2 | 1.6 | 2.0 | μΑ | Note 1: Thermal resistance without a heat sink for junction to case temperature is 4°C/W (TO-220). Thermal resistance for TO-220 case to ambient temperature is 50°C/W. Note 2: To ensure constant junction temperature, low duty cycle pulse testing is used. ### **Definition of Terms** **Dropout Voltage:** The input-output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100 mV from the nominal value obtained at 14V input, dropout voltage is dependent upon load current and junction temeprature. **Input Voltage:** The DC voltage applied to the input terminals with respect to ground. **Input-Output Differential:** The voltage difference between the unregulated input voltage and the regulated output voltage for which the regulator will operate. **Line Regulation:** The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected. **Load Regulation:** The change in output voltage for a change in load current at constant chip temperature. **Long Term Stability:** Output voltage stability under accelerated life-test conditions after 1000 hours with maximum rated voltage and junction temperature. **Output Noise Voltage:** The rms AC voltage at the output, with constant load and no input ripple, measured over a specified frequency range. **Quiescent Current:** The part of the positive input current that does not contribute to the positive load current. The regulator ground lead current. Ripple Rejection: The ratio of the peak-to-peak input ripple voltage to the peak-to-peak output ripple voltage. Temperature Stability of V<sub>o</sub>: The percentage change in output voltage for a thermal variation from room temperature to either temperature extreme. Current Limit: Peak current that can be delivered to the output. ## Application Hints EXTERNAL CAPACITORS The CS-925 output capacitor connected to pin 2 is required for stability. Without it, the regulator output will oscillate. The 10 $\mu\text{F}$ shown is the minimum recommended value. Actual size and type may vary depending upon the application load and temperature range. Capacitor effective series resistance (ESR) is also a factor in the IC stability. Worst-case is usually determined at the minimum junction and ambient temperature and maximum load expected. Output capacitors can be increased in size to any desired value above the minimum. One possible purpose of this would be to maintain the output voltage during brief conditions of negative input transients that might be characteristic of a particular system. Capacitors must also be rated at all ambient temperatures expected in the system. To maintain regulator stability down to -40°C, capacitors rated at that temperature (such as tantalums) must be used. #### **RESET OUTPUT** The range of values for the delay capacitor is limited only by stray capacitances on the lower extreme and capacitance leakage on the other. Thus, delay times from microseconds to seconds are possible. The low charging current, typically 2.0 microamps, allows the use of small, inexpensive disc capacitors for the nominal range of 100 to 500 milliseconds. This is the time required in many microprocessor systems for the clock oscillator to stabilize when initially powered up. The RESET output of the regulator will thus prevent erroneous data and/or timing functions to occur during this part of operation. The same delay is incorporated after any other fault condition in the regulator output is corrected. ## **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-925 | TO220 | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: 6 **CS-935** ## LOW DROPOUT DUAL REGULATOR ### **DESCRIPTION** The CS-935 is a low dropout, high current regulator. Also included is a standby 5V/10mA output for powering systems with standby memory. Quiescent current drain is less than 3mA when supplying 10mA loads from the standby regulator. In automotive applications, the CS-935 and all regulated circuits are protected from reverse battery installations, as well as two-battery jumps. During line transients, such as a 60V load dump, the 0.75A regulator will automatically shut down to protect both internal circuits and the load, while the standby regulator will continue to power any standby load. The CS-935 is packaged in a 5-lead TO-220, with copper tab for connection to a heat sink, if necessary. NOTE: The CS-935 is pin-compatible with the LM2935. #### **TEST AND APPLICATION CIRCUIT** #### NOTES: - 1. C1 required if regulator is located far from power supply filter. - C2 required for stability...value may be increased. Capacitor must operate at min. temp. expected. ## **FEATURES:** - · Two regulated outputs - Output current in excess of 750 mA - Low quiescent current standby regulator - Input-output differential less than 0.6V at 0.5A - Reverse battery protection - 60V load dump protection - -50V reverse transient protection - Short circuit protection - Internal thermal overload protection - ON/OFF switch for high current output - Reset error flag ## **PIN CONNECTIONS** Tab (Gnd) - 1. Input voltage - 2. Output voltage - 3. Ground - 4. Switch/reset - 5. Standby/Output ### **ABSOLUTE MAXIMUM RATINGS** Input Voltage Operating Range 26V Overvoltage Protection 60V Internal Power Dissipation (Note 1) Internally Limited Operating Temperature Range -40°C to +125°C Maximum Junction Temperature 150°C Storage Temperature Range -65°C to +150°C ## ELECTRICAL CHARACTERISTICS for V<sub>OUT</sub> (V<sub>IN</sub>=14V, I<sub>O</sub>=500 mA, T<sub>j</sub>=25°C unless otherwise specified) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|----------------|----------|----------------| | Output Voltage | $6V \le V_{IN} \le 26V$ , $I_0 \le 500$ mA,<br>- $40^{\circ}C \le T_{J} \le +125^{\circ}C$ (Note 2) | 4.75 | 5.00 | 5.25 | V | | Line Regulation | $9V \le V_{IN} \le 16V$ , $I_0 = 5$ mA<br>$6V \le V_{IN} \le 26V$ , $I_0 = 5$ mA | | 4<br>10 | 25<br>50 | mV<br>mV | | Load Regulation | 5 mA≤1 <sub>0</sub> ≤500 mA | | 10 | 50* | mV | | Output Impedance | 500 mA <sub>DC</sub> and 10 mArms, 100 Hz-10 kHz | | 200 | | mΩ | | Quiescent Current | $I_0$ $\leq$ 10 mA, No Load on Standby $I_0$ $=$ 500 mA, No Load on Standby $I_0$ $=$ 750 mA, No Load on Standby | | 3<br>35<br>100 | 100 | mA<br>mA<br>mA | | Output Noise Voltage | 10 Hz-100 kHz | | 100 | | μVrms | | Long Term Stability | | | 20 | | mV/1000 hr | | Ripple Rejection | f <sub>0</sub> =120 Hz | | 66 | | dB | | Dropout Voltage | l <sub>o</sub> =500 mA<br>l <sub>o</sub> =750 mA | | 0.35<br>0.5 | 0.6 | v<br>v | | Current Limit | | 0.75 | 1.4 | | Α | | Maximum Operational<br>Input Voltage | _ | 26 | 31 | | V | | Maximum Line Transient | V <sub>o</sub> ≤5.5V | 60 | 90 | | ٧ | | Reverse Polarity Input<br>Voltage, DC | V <sub>0</sub> ≥-0.6V, 10Ω Load | -15 | -50 | | ٧ | | Reverse Polarity Input<br>Voltage, Transient | 1% Duty Cycle, τ≤100ms, V <sub>o</sub> ≥-6V,<br>10Ω Load | -50 | -80 | | V | | Reset Output Voltage<br>Low<br>High | R1=20k, V <sub>IN</sub> =4.5V<br>R1=20k, V <sub>IN</sub> =14V | 4.5 | 0.8<br>5.0 | 1<br>5.5 | V<br>V | | Reset Output Current | V <sub>IN</sub> =4.5V, Reset in Low State | | 5 | | mA | | ON/OFF Resistor | R1 (±10% Tolerance) | | 20 | 30 | kΩ | Note 1: Thermal resistance without a heat sink for junction to case temperature is 4°C/W (TO-220). Thermal resistance for TO-220 case to ambient temperature is 50°C/W. Note 2: The temperature extremes are guaranteed but not 100% production tested. <sup>\*</sup>End of life limit is 65mV. ELECTRICAL CHARACTERISTICS FOR STANDBY OUTPUT (V<sub>IN</sub>=14V, I<sub>O</sub>=10 mA, T<sub>I</sub>=25°C unless otherwise specified) | PARAMETER | CONDITIONS | MIN | TYP | МАХ | UNITS | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|-----|------|------------| | Output Voltage | $I_0 \le 10 \text{ mA}, -40^{\circ}\text{C} \le T_1 \le 125^{\circ}\text{C}$<br>6V $\le V_{1N} \le 26\text{V}$ (Note 2) | 4.75 | 5.0 | 5.25 | V | | Tracking | V <sub>out</sub> -Standby Output Voltage | | 50 | 200 | mV | | Line Regulation | 6V≤V <sub>IN</sub> ≤26V | | 4 | 50 | mV | | Load Regulation | 1 mA≤l <sub>0</sub> ≤10 mA | | 10 | 50 | mV | | Output Impedance | 10 mA <sub>DC</sub> and 1 mArms, 100 Hz-10 kHz | | 1 | | Ω | | Quiescent Current | $I_0 \le 10$ mA, $-40$ °C $\le T_j \le +125$ °C,<br>$V_{OUT}$ OFF (Note 2) | | 2 | 3 | mA | | Output Noise Voltage | 10 Hz-100 kHz | | 300 | | μ٧ | | Long Term Stability | | | 20 | | mV/1000 hr | | Ripple Rejection | f <sub>o</sub> =120 Hz | | 66 | | dB | | Dropout Voltage | l <sub>o</sub> ≤10 mA | | 0.3 | 0.7 | V | | Current Limit | | 25 | 70 | | mA | | Maximum Operational<br>Input Voltage | 4.5V≤V₀≤6V | 60 | 90 | | V | | Reverse Polarity Input<br>Voltage, DC | V <sub>o</sub> ≤-0.3V, 510Ω Load | -15 | -50 | | V | | Reverse Polarity Input<br>Voltage, Transient | 1% Duty Cycle, τ≤100 ms, V <sub>o</sub> ≥-6V<br>500Ω Load | -50 | -80 | | V | ## **TYPICAL CIRCUIT WAVEFORMS** #### TYPICAL PERFORMANCE CHARACTERISTICS Dropout Voltage (Vout) Output Voltage (Vout) Dropout Voltage (VSTBY) INPUT-OUTPUT DIFFERENTIAL VOLTAGE (V) Ξ 0.9 0.9 R<sub>L</sub>=10Ω VOLTAGE 0.8 0.8 0.7 0.7 OUTPUT VOLTAGE (V) NPUT-OUTPUT DIFFERENTIAL 0.6 0.6 3 0.5 0.5 2 0.4 0.4 0.3 0.3 0.2 0.2 0.1 0.2 -2 0 100 200 300 400 500 600 700 800 n 10 15 20 60 -40 -20 0 20 40 OUTPUT CURRENT (mA) OUTPUT CURRENT (mA) INPUT VOLTAGE (V) Line Transient Response **Line Transient Response** Output Voltage (VSTBY) (V<sub>OUT</sub>) (V<sub>STBY</sub>) 20 10 I<sub>OUT</sub>=500mA OUTPUT VOLTAGE Deviation (mV) OUTPUT VOLTAGE DEVIATION (mV) R<sub>1</sub> =500Ω 5 6 10 0 0 OUTPUT VOLTAGE (V) -5 4 -10 -10 3 2 INPUT VOLTAGE Change (V) INPUT VOLTAGE CHANGE (V) 3 2 2 1 -1 -2 -40 -20 40 10 0 20 60 50 0 20 30 40 50 60 0 10 20 30 40 INPUT VOLTAGE (V) TIME (µS) TIME (µS) **Load Transient Response Load Transient Response** (V<sub>OUT</sub>) Quiescent Current (VOUT) (V<sub>STBY</sub>) 150 120 150 STANDBY OUTPUT VOLTAGE DEVIATION (mV) I<sub>STBY</sub>=10 mA 100 110 100 OUTPUT VOLTAGE Deviation (mV) 50 100 50 90 QUIESCENT CURRENT (mA) 0 0 80 -50 -50 70 -100 -100 60 -150 -150 50 STANDBY LOAD CURRENT (mA) 0.8 20 40 ₹ 0.6 15 30 LOAD Current ( 0.4 10 20 0.2 5 10 Λ 10 30 40 100 200 300 400 500 600 700 800 10 20 30 40 50 20 0 VOUT-OUTPUT CURRENT (mA) TIME (µS) TIME (US) Maximum Power Dissipation (TO-220) Quiescent Current (VSTBY) 20 S1 OPEN 18 INFINITE 16 HEAT SINK DUIESCENT CURRENT (MA) POWER DISSIPATION (W) 14 12 3 10 2 10° C/W HEAT SINK 4 1 NO HEAT SINK 2 n 0 10 20 30 40 50 60 70 80 90 25 5 10 15 20 AMBIENT TEMPERATURE (°C) STANDBY OUTPUT CURRENT (mA) #### **DEFINITION OF TERMS** **Dropout Voltage:** The input-output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100 mV from the nominal value obtained at 14V input, dropout voltage is dependent upon load current and junction temperature. **Input Voltage:** The DC voltage applied to the input terminals with respect to ground. **Input-Output Differential:** The voltage difference between the unregulated input voltage and the regulated output voltage for which the regulator will operate. Line Regulation: The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected. **Load Regulation:** The change in output voltage for a change in load current at constant chip temperature. **Long Term Stability:** Output voltage stability under accelerated life-test conditions after 1000 hours with maximum rated voltage and junction temperature. **Output Noise Voltage:** The rms AC voltage at the output, with constant load and no input ripple, measured over a specified frequency range. Quiescent Current: The part of the positive input current that does not contribute to the positive load current. The regulator ground lead current. Ripple Rejection: The ratio of the peak-to-peak input ripple voltage to the peak-to-peak output ripple voltage. Temperature Stability of V<sub>0</sub>: The percentage change in output voltage for a thermal variation from room temperature to either temperature extreme. Current Limit: Peak current that can be delivered to the output #### **APPLICATIONS HINTS** ## **EXTERNAL CAPACITORS** The CS-935 output capacitors are required for stability. Without them, the regulator outputs will oscillate. The $10\mu F$ shown are the minimum recommended values. Actual size and type may vary depending upon the application load and temperature range. Capacitor effective series resistance (ESR) is also a factor in the IC stability. Worst-case is usually determined at the minimum ambient temperature and maximum load expected. Output capacitors can be increased in size to any desired value above the minimum. One possible purpose of this would be to maintain the output voltages during brief conditions of negative input transients that might be characteristic of a particular system. Capacitors must also be rated at all ambient temperatures expected in the system. To maintain regulator stability down to $-40^{\circ}$ C, capacitors rated at that temperature (such as tantalums) must be used. No capacitor should be attached to the ON/OFF and RESET FLAG pin. Due to the internal circuits of the IC, oscillation on this pin could result. #### STANDBY OUTPUT The CS-935 differs from most fixed voltage-regulators in that it is equipped with two regulator outputs instead of one. The additional output is intended for use in systems requiring standby memory circuits. While the high current regulator ouput can be controlled with the ON/OFF pin described below, the standby output remains on under all conditions as long as sufficient input voltage is applied to the IO. Thus, memory and other circuits powered by this output remain unaffected by positive line transients, thermal shutdown, etc. The standby regulator circuit is designed so that the quiescent current to the IC is very low (<3 mA) when the other regulator output is off. In applications where the standby output is not needed, it may be disabled by connecting a resistor from the standby output to the supply voltage. This eliminates the need for a capacitor on the output to prevent unwanted oscillations. The value of the resistor depends upon the minimum input voltage expected for a given system. Since the standby output is shunted with an internal 5.7V zener, the current through the external resistor should be sufficient to bias Pin 5 up to this point. Approximately $60\mu\text{A}$ will suffice, resulting in a 10k external resistor for most applications. #### Disabling Standby Output to Eliminate C3 #### **HIGH CURRENT OUTPUT** Unlike the standby regulated output, which must remain on whenever possible, the high current regulated output is fault protected against overvoltage and also incorporates thermal shutdown. If the input voltage rises above approximately 30V (e.g., load dump), this output will automatically shutdown. This protects the internal circuitry and enables the IC to survive higher voltage transients than would otherwise be expected. Thermal shutdown is effective against die overheating since the high current output is the dominant source of power dissipation in the IC. ## **ON/OFF AND RESET FLAG PIN** This pin has the ability to serve a dual purpose if desired. When controlled in the manner shown in the test circuit (common in automotive systems where S1 is the ignition switch), the pin also serves as an output flag that is active low whenever a fault condition is detected with the high current regulated output. In other words, under normal operating conditions, the output voltage of this pin is high (5V). This is set by an internal clamp. If the high current output becomes unregulated for any reason (line transients, short circuit, thermal shutdown, low input voltage, etc.) the pin switches to the active low state, and is capable of sinking several milliamps. This output signal can be used to initiate any reset or start-up procedure that may be required of the system. ## **Application Hints** (Continued) The ON/OFF pin can also be driven directly from logic circuits. The only requirement is that the 20k pull-up resistor remain in place. This will not affect the logic gate since the voltage on this pin is limited by the internal clamp to 5V. The error flag is sacrificed in this arrangement since the maximum sink capability of the pin in the active low state approximately 5 mA) is usually not sufficient to pull down the active high logic gate. Of course, the flag can be retained if the driving gate is open collector logic. Controlling ON/OFF Terminal with a Typical CMOS or TTL Logic Gate Reset Pulse on Power-Up (with approximately 300 ms delay) ## ORDERING INFORMATION | PART NUMBER | DESCRIPTION | | | |-------------|-------------|--|--| | CS-935 | TO220 | | | 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: **CS-945** ## LOW DROPOUT DUAL REGULATOR ### DESCRIPTION The CS-945 is a low dropout, high current regulator. Also included is a standby 5V/10mA output for powering systems with standby memory. Quiescent current drain is less than 3mA when supplying 10mA loads from the standby regulator. In automotive applications, the CS-945 and all regulated circuits are protected from reverse battery installations, as well as two-battery jumps. During line transients, such as a 60V load dump, the 0.75A regulator will automatically shut down to protect both internal circuits and the load, while the standby regulator will continue to power any standby load. The CS-945 is packaged in a 5-lead TO-220, with copper tab for connection to a heat sink, if necessary. ## **TEST AND APPLICATION CIRCUIT** ## NOTES: - 1. C1 required if regulator is located far from power supply filter. - Required for stability...value may be increased. Capacitor must operate at min. temp. expected. ## **FEATURES:** - Two regulated outputs - Output current in excess of 750 mA - Low quiescent current standby regulator - Input-output differential less than 0.6V at 0.5A - Reverse battery protection - 60V load dump protection - -50V reverse transient protection - · Short circuit protection - Internal thermal overload protection - ON/OFF switch for high current output #### PIN CONNECTIONS Tab (Gnd) - 1. Input voltage - 2. Output voltage - 3. Ground - 4. Switch Input - 5. Standby Output ## **ABSOLUTE MAXIMUM RATINGS** Input Voltage Operating Range 26V Overvoltage Protection 60V Internal Power Dissipation (Note 3) Internally Limited Operating Temperature Range -40°C to +125°C Maximum Junction Temperature 150°C Storage Temperature Range -65°C to +150°C ## ELECTRICAL CHARACTERISTICS for V<sub>OUT</sub> (V<sub>IN</sub>=14V, I<sub>O</sub>=500 mA, T<sub>j</sub>=25°C unless otherwise specified) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|---------|-----------------|----------------| | Output Voltage | $11V \le V_{IN} \le 26V$ , $I_0 \le 500$ mA, $-40^{\circ}C \le T_1 \le +125^{\circ}C$ (Note 4) | 9.4 | 10 | 10.6 | V | | Line Regulation | $11V \le V_{IN} \le 16V$ , $I_0 = 5$ mA<br>$11V \le V_{IN} \le 26V$ , $I_0 = 5$ mA | | 8<br>20 | 40<br>80 | mV<br>mV | | Load Regulation | 5 mA≤1 <sub>0</sub> ≤500 mA | | | 50* | mV | | Output Impedance | 500 mA <sub>DC</sub> and 10 mArms, 100 Hz-10 kHz | | 200 | | mΩ | | Quiescent Current | I <sub>o</sub> ≤10 mA, No Load on Standby<br>I <sub>o</sub> =500 mA, No Load on Standby<br>I <sub>o</sub> =750 mA, No Load on Standby | | | 7<br>120<br>250 | mA<br>mA<br>mA | | Output Noise Voltage | 10 Hz-100 kHz | | 100 | 500 | μVrms | | Long Term Stability | | | 50 | | mV/1000 hr | | Ripple Rejection | f <sub>0</sub> =120 Hz | | 53 | | dB | | Dropout Voltage | I <sub>O</sub> =500 mA | | | 0.6 | V | | Current Limit | | 0.75 | 1.4 | 2.5 | Α | | Maximum Operational Input Voltage | | 26 | 31 | 36 | V | | Maximum Line Transient | V <sub>o</sub> ≤11V | 60 | | | V | | Reverse Polarity Input<br>Voltage, DC | V <sub>0</sub> ≥-0.6V, 10Ω Load | -18 | | ] | V | | Reverse Polarity Input<br>Voltage, Transient | 1% Duty Cycle, <i>τ</i> ≤100ms, V <sub>0</sub> ≥−6V, 10Ω Load | -50 | | | V | | Input Switch Threshold | V <sub>OUT</sub> Off | | | 0.8 | | | | V <sub>OUT</sub> On | 2.0 | | | | | Input Switch Current | Input Voltage Range 0 to 26V | -10 | | 10 | uA | Note 3: Thermal resistance without a heat sink for junction to case temperature is 4°C/W (TO-220). Thermal resistance for TO-220 case to ambient temperature is 50°C/W. Note 4: The temperature extremes are guaranteed but not 100% production tested. <sup>\*</sup>End of life limit is 65mV. ## ELECTRICAL CHARACTERISTICS FOR STANDBY OUTPUT (V<sub>IN</sub>=14V, I<sub>O</sub>=10 mA, T<sub>i</sub>=25°C unless otherwise specified) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|----------------------------------------------------------------------------------------|------|------|------|------------| | Output Voltage | I <sub>O</sub> ≤10 mA, -40°C≤T <sub>i</sub> ≤125°C<br>6V≤V <sub>IN</sub> ≤26V (Note 4) | 4.75 | 5.0 | 5.25 | V | | Line Regulation | 6V≤V <sub>IN</sub> ≤26V | | 4 | 50 | mV | | Load Regulation | 1 mA≤l <sub>o</sub> ≤10 mA | | 10 | 50 | mV | | Output Impedance | 10 mA <sub>DC</sub> and 1 mArms, 100 Hz-10 kHz | | 1 | | Ω | | Quiescent Current | I <sub>O</sub> ≤10 mA, -40°C≤T,≤+125°C,<br>V <sub>OUT</sub> OFF (Note 4) | | 2 | 3 | mA | | Output Noise Voltage | 10 Hz-100 kHz | | 300 | | μ٧ | | Long Term Stability | | | 50 | | mV/1000 hr | | Ripple Rejection | f <sub>o</sub> =120 Hz | | 66 | _ | dB | | Dropout Voltage | l <sub>0</sub> ≤10 mA | | 0.55 | 0.7 | ٧ | | Current Limit | | 25 | 70 | | mA | | Maximum Operational Input Voltage | 4.5V≤V <sub>0</sub> ≤6V | 60 | | | v | | Reverse Polarity Input<br>Voltage, DC | $V_0 \le -0.3V$ , 510 $\Omega$ Load | -18 | | | V | | Reverse Polarity Input<br>Voltage, Transient | 1% Duty Cycle, τ≤100 ms, V <sub>o</sub> ≥-6V<br>500Ω Load | -50 | | | V | ## **TYPICAL CIRCUIT WAVEFORMS** ### **TYPICAL PERFORMANCE CHARACTERISTICS** ### **DEFINITION OF TERMS** **Dropout Voltage:** The input-output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100 mV from the nominal value obtained at 14V input, dropout voltage is dependent upon load current and junction temperature. **Input Voltage:** The DC voltage applied to the input terminals with respect to ground. **Input-Output Differential:** The voltage difference between the unregulated input voltage and the regulated output voltage for which the regulator will operate. Line Regulation: The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected. **Load Regulation:** The change in output voltage for a change in load current at constant chip temperature. Long Term Stability: Output voltage stability under accelerated life-test conditions after 1000 hours with maximum rated voltage and junction temperature. **Output Noise Voltage:** The rms AC voltage at the output, with constant load and no input ripple, measured over a specified frequency range. Quiescent Current: The part of the positive input current that does not contribute to the positive load current. The regulator ground lead current. Ripple Rejection: The ratio of the peak-to-peak input ripple voltage to the peak-to-peak output ripple voltage. Temperature Stability of V<sub>o</sub>: The percentage change in output voltage for a thermal variation from room temperature to either temperature extreme. Current Limit: Peak current that can be delivered to the output ## **APPLICATIONS HINTS** ## **EXTERNAL CAPACITORS** The CS-945 output capacitors are required for stability. Without them, the regulator outputs will oscillate. The $10\mu F$ shown are the minimum recommended values. Actual size and type may vary depending upon the application load and temperature range. Capacitor effective series resistance (ESR) is also a factor in the IC stability. Worst-case is usually determined at the minimum ambient temperature and maximum load expected. Output capacitors can be increased in size to any desired value above the minimum. One possible purpose of this would be to maintain the output voltages during brief conditions of negative input transients that might be characteristic of a particular system. Capacitors must also be rated at all ambient temperatures expected in the system. To maintain regulator stability down to $-40\,^{\circ}\text{C},\ \text{capacitors}$ rated at that temperature must be used. #### STANDBY OUTPUT The CS-945 differs from most fixed voltage-regulators in that it is equipped with two regulator outputs instead of one. The additional output is intended for use in systems requiring standby memory circuits. While the high current regulator ouput can be controlled with the ON/OFF pin described below, the standby output remains on under all conditions as long as sufficient input voltage is applied to the IC. Thus, memory and other circuits powered by this output remain unaffected by positive line transients, thermal shutdown, etc. The standby regulator circuit is designed so that the quiescent current to the IC is very low (<3 mA) when the other regulator output is off. In applications where the standby output is not needed, it may be disabled by connecting a resistor from the standby output to the supply voltage. This eliminates the need for a capacitor on the output to prevent unwanted oscillations. The value of the resistor depends upon the minimum input voltage expected for a given system. Since the standby output is shunted with an internal 6.0V zener, the current through the external resistor should be sufficient to bias Pin 5 up to this point. Approximately 60µA will suffice, resulting in a 10k external resistor for most applications. #### **Disabling Standby Output to Eliminate C3** #### **HIGH CURRENT OUTPUT** Unlike the standby regulated output, which must remain on whenever possible, the high current regulated output is fault protected against overvoltage and also incorporates thermal shutdown. If the input voltage rises above approximately 30V (e.g., load dump), this output will automatically shutdown. This protects the internal circuitry and enables the IC to survive higher voltage transients than would otherwise be expected. Thermal shutdown is effective against die overheating since the high current output is the dominant source of power dissipation in the IC. #### ORDERING INFORMATION | PART NUMBER | DESCRIPTION | | | | |-------------|-------------|--|--|--| | CS-945 | TO-220 | | | | **CS-955** ## LOW DROPOUT DUAL REGULATOR ### **DESCRIPTION** The CS-955 is a low dropout, high current regulator. Also included is a standby 5V/20mA output for powering systems with standby memory. Quiescent current drain is less than 3mA when supplying 10mA loads from the standby regulator In automotive applications, the CS-955 and all regulated circuits are protected from reverse battery installations, as well as two-battery jumps. During line transients, such as a 60V load dump, the 0.75A regulator will automatically shut down to protect both internal circuits and the load, while the standby regulator will continue to power any standby load. The CS-955 is packaged in a 5-lead TO-220, with copper tab for connection to a heat sink, if necessary. ## **TEST AND APPLICATION CIRCUIT** ## NOTES: - 1 C1 required if regulator is located far from power supply filter - Required for stability...value may be increased. Capacitor must operate at min. temp. expected. ### **FEATURES:** - · Two regulated outputs - Output current in excess of 750 mA - Low quiescent current standby regulator - Input-output differential less than 0.6V at 0.5A - Reverse battery protection - 60V load dump protection - 50V reverse transient protection - · Short circuit protection - Internal thermal overload protection - ON/OFF switch for high current output #### PIN CONNECTIONS Tab (Gnd) - 1. Input voltage - 2. Output voltage - 3. Ground - 4. Switch Input - 5. Standby Output ## **ABSOLUTE MAXIMUM RATINGS** Input Voltage Operating Range 26V Overvoltage Protection 60V Internal Power Dissipation (Note 3) Internally Limited Operating Temperature Range -40°C to +125°C Maximum Junction Temperature 150°C Storage Temperature Range -65°C to +150°C ## **ELECTRICAL CHARACTERISTICS for V**<sub>OUT</sub> ( $V_{IN}$ =14V, $I_{O}$ =500 mA, $T_{I}$ =25°C unless otherwise specified) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|---------------|----------|----------------| | Output Voltage | 13V≤V <sub>IN</sub> ≤26V, I <sub>O</sub> ≤500 mA,<br>-40°C≤T,≤+125°C (Note 4) | 11.4 | 12 | 12.6 | V | | Line Regulation | 13V≤V <sub>IN</sub> ≤26V, I <sub>O</sub> =5 mA | | 15 | 80 | mV | | Load Regulation | 5 mA≤1 <sub>o</sub> ≤500 mA | | | 50 | mV | | Output Impedance | 500 mA <sub>DC</sub> and 10 mArms, 100 Hz-10 kHz | | 200 | | mΩ | | Quiescent Current | I <sub>o</sub> ≤10 mA, No Load on Standby<br>I <sub>o</sub> =500 mA, No Load on Standby<br>I <sub>o</sub> =750 mA, No Load on Standby | | 3<br>40<br>90 | 7<br>100 | mA<br>mA<br>mA | | Output Noise Voltage | 10 Hz-100 kHz | | 100 | | μVrms | | Long Term Stability | | | 50 | | mV/1000 hr | | Ripple Rejection | f <sub>o</sub> =120 Hz | | 53 | | dB | | Dropout Voltage | I <sub>O</sub> =500 mA | | | 0.6 | V | | Current Limit | | 0.75 | 1.4 | 2.5 | А | | Maximum Operational<br>Input Voltage | | 26 | 31 | 36 | v | | Maximum Line Transient | V <sub>o</sub> ≤13V | 60 | | | ٧ | | Reverse Polarity Input<br>Voltage, DC | V <sub>0</sub> ≥-0.6V, 10Ω Load | -18 | -30 | | v | | Reverse Polarity Input<br>Voltage, Transient | 1% Duty Cycle, τ≤100ms, V <sub>0</sub> ≥-6V,<br>10Ω Load | -50 | -80 | | V | | Input Switch Threshold | V <sub>OUT</sub> Off | | 1.25 | 0.8 | ,, | | | V <sub>OUT</sub> On | 2.0 | 1.25 | | V | | Input Switch Current | Input Voltage Range 0 to 26V | -10 | | 10 | uA | Note 3: Thermal resistance without a heat sink for junction to case temperature is 4°C/W (TO-220). Thermal resistance for TO-220 case to ambient temperature is 50°C/W. Note 4: The temperature extremes are guaranteed but not 100% production tested. ELECTRICAL CHARACTERISTICS FOR STANDBY OUTPUT (V<sub>IN</sub>=14V, I<sub>0</sub>=10 mA, T<sub>I</sub>=25°C unless otherwise specified) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|----------------------------------------------------------------------------|------|------|------|------------| | Output Voltage | I <sub>O</sub> ≤10 mA, -40°C≤T,≤125°C<br>6V≤V <sub>IN</sub> ≤26V (Note 4) | 4.75 | 5.0 | 5.25 | V | | Line Regulation | 6V≤V <sub>IN</sub> ≤26V | | 4 | 50 | mV | | Load Regulation | 1 mA≤l <sub>0</sub> ≤10 mA | | 10 | 50 | mV | | Output Impedance | 10 mA <sub>DC</sub> and 1 mArms, 100 Hz-10 kHz | | 1 | | Ω | | Quiescent Current | $I_0 \le 10$ mA, $-40$ °C $\le T_j \le +125$ °C,<br>$V_{OUT}$ OFF (Note 4) | | 2 | 3 | mA | | Output Noise Voltage | 10 Hz-100 kHz | | 300 | | μ٧ | | Long Term Stability | | | 20 | | mV/1000 hr | | Ripple Rejection | f <sub>o</sub> =120 Hz | | 66 | _ | dB | | Dropout Voltage | l <sub>o</sub> ≤10 mA | | 0.55 | 0.7 | V | | Current Limit | | 25 | 70 | | mA | | Maximum Operational<br>Input Voltage | 4.5V≤V <sub>0</sub> ≤6V | 60 | | | ٧ | | Reverse Polarity Input<br>Voltage, DC | $V_0 \le -0.3V$ , 510 $\Omega$ Load | -18 | -30 | | V | | Reverse Polarity Input<br>Voltage, Transient | 1% Duty Cycle, τ≤100 ms, V <sub>o</sub> ≥-6V<br>500Ω Load | -50 | -80 | | V | ## **TYPICAL CIRCUIT WAVEFORMS** ## TYPICAL PERFORMANCE CHARACTERISTICS ### **DEFINITION OF TERMS** **Dropout Voltage:** The input-output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100 mV from the nominal value obtained at 14V input, dropout voltage is dependent upon load current and junction temperature. **Input Voltage:** The DC voltage applied to the input terminals with respect to ground. **Input-Output Differential:** The voltage difference between the unregulated input voltage and the regulated output voltage for which the regulator will operate. Line Regulation: The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected. **Load Regulation:** The change in output voltage for a change in load current at constant chip temperature. Long Term Stability: Output voltage stability under accelerated life-test conditions after 1000 hours with maximum rated voltage and junction temperature. **Output Noise Voltage:** The rms AC voltage at the output, with constant load and no input ripple, measured over a specified frequency range. **Quiescent Current:** The part of the positive input current that does not contribute to the positive load current. The regulator ground lead current. **Ripple Rejection:** The ratio of the peak-to-peak input ripple voltage to the peak-to-peak output ripple voltage. Temperature Stability of Vo: The percentage change in output voltage for a thermal variation from room temperature to either temperature extreme. Current Limit: Peak current that can be delivered to the output ### **APPLICATIONS HINTS** ## **EXTERNAL CAPACITORS** The CS-955 output capacitors are required for stability. Without them, the regulator outputs will oscillate. The $10\mu F$ shown are the minimum recommended values. Actual size and type may vary depending upon the application load and temperature range. Capacitor effective series resistance (ESR) is also a factor in the IC stability. Worst-case is usually determined at the minimum ambient temperature and maximum load expected. Output capacitors can be increased in size to any desired value above the minimum. One possible purpose of this would be to maintain the output voltages during brief conditions of negative input transients that might be characteristic of a particular system. Capacitors must also be rated at all ambient temperatures expected in the system. To maintain regulator stability down to - 40°C, capacitors rated at that temperature must be used. #### STANDBY OUTPUT The CS-955 differs from most fixed voltage-regulators in that it is equipped with two regulator outputs instead of one. The additional output is intended for use in systems requiring standby memory circuits. While the high current regulator output can be controlled with the ON/OFF pin, the standby output remains on under all conditions as long as sufficient input voltage is applied to the IC. Thus, memory and other circuits powered by this output remain unaffected by positive line transients, thermal shutdown, etc. The standby regulator circuit is designed so that the quiescent current to the IC is very low (<3 mA) when the other regulator output is off. In applications where the standby output is not needed, it may be disabled by connecting a resistor from the standby output to the supply voltage. This eliminates the need for a capacitor on the output to prevent unwanted oscillations. The value of the resistor depends upon the minimum input voltage expected for a given system. Since the standby output is shunted with an internal 6.0V zener, the current through the external resistor should be sufficient to bias Pin 5 up to this point. Approximately $60\mu\text{A}$ will suffice, resulting in a 10k external resistor for most applications. #### Disabling Standby Output to Eliminate C3 ## HIGH CURRENT OUTPUT Unlike the standby regulated output, which must remain on whenever possible, the high current regulated output is fault protected against overvoltage and also incorporates thermal shutdown. If the input voltage rises above approximately 30V (e.g., load dump), this output will automatically shutdown. This protects the internal circuitry and enables the IC to survive higher voltage transients than would otherwise be expected. Thermal shutdown is effective against die overheating since the high current output is the dominant source of power dissipation in the IC. #### ORDERING INFORMATION | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-955 | TO-220 | | General Information | Year | |----------------------------|------| | Quality Assurance | 2 | | Memory Management Circuits | 3 | | Power Supply Circuits | | | Motor Control Circuits | 5 | | Automotive Circuits | G | | Sensor Circuits | 7 | | Packaging Information | 8 | | Semicustom Bipolar Arrays | \$ | | Custom Circuits | 10 | CS-102-1 CS-102-2 # LEVEL DETECTING ICs with SCHMITT TRIGGERS #### DESCRIPTION The CS-102-1 and CS-102-2 are monolithic integrated circuit level detectors with controlled hysteresis and are designed for applications requiring the function of a Schmitt trigger along with superior voltage and temperature stability. With input sensitivity below 35 namoamperes these ICs are ideally suited for use with high impedance resistance dividers or voltage inputs as well as level detection of approximately one time constant in R-C timing applications. (CS-102-2 also has an internal reference of 0.6 of the supply voltage.) The output is zener diode clamped for driving inductive loads and it can sink up to 70mA of current. These devices are particularly suited for battery powered application and low-light indication. #### SCHEMATIC DIAGRAM — CS-102-1 #### TERMINAL ASSIGNMENTS CS-102-1 $\begin{array}{lll} \text{PIN 1} - \text{N.C.} & \text{PIN 5} - \text{N.C.} \\ \text{PIN 2} - \text{GND} & \text{PIN 6} - \text{V}_{\text{CC}} \\ \text{PIN 3} - \text{OUTPUT} & \text{PIN 7} - \text{V}_{\text{REF}} \\ \text{PIN 4} - \text{N.C.} & \text{PIN 8} - \text{INPUT} \end{array}$ ### TERMINAL ASSIGNMENTS CS-102-2 $\begin{array}{lll} \text{PIN 1} - \text{N.C.} & \text{PIN 5} - \text{N.C.} \\ \text{PIN 2} - \text{GND} & \text{PIN 6} - \text{V}_{\text{CC}} \\ \text{PIN 3} - \text{OUTPUT} & \text{PIN 7} - \text{INPUT} \\ \text{PIN 4} - \text{N.C.} & \text{PIN 8} - \text{N.C.} \end{array}$ ## ABSOLUTE MAXIMUM RATINGS CS-102-1 & CS-102-2 | Power Supply VoltageVcc | 9.0V | |-------------------------------------|---------------| | Output Currentlo | 150mA | | Input Voltage | Vcc | | Output Voltage | 12V | | Storage TemperatureT <sub>s</sub> | 40°C to 150°C | | Operating TemperatureT <sub>A</sub> | 20°C to 70°C | ## ELECTRICAL CHARACTERISTIC: Vcc = 2.7V, TA = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNI | | |-----------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|-----|-------|------|-----|--| | CS-102-1 and CS-102-2 | | | | | | | | | Ji i | Input Current | V <sub>I</sub> = V <sub>T</sub> + (T <sub>a</sub> = 25°C to 70°C) | | 5 | 35 | nA | | | VO (on) | On-state output voltage | V <sub>I</sub> = 0 I <sub>O</sub> = 70mA | | 0.25 | 0.50 | ٧ | | | IO (off) | Off-state output current (leakage) | V <sub>1</sub> = 2.7V V <sub>0</sub> = 2.7V | | 0.001 | 1.0 | μΑ | | | VZ | Zener breakdown voltage | lo = 12mA | 11 | 15 | 19 | ٧ | | | Icc (off) | Supply Current, output off | V <sub>I</sub> = 2.7V R <sub>L</sub> 0 | | 1 | 2.5 | m/ | | | Icc (on) | Supply Current, output on | V <sub>1</sub> = 0 R <sub>L</sub> = 0 | | 4 | 10 | m/ | | | V <sub>T</sub> | Threshold voltage variation over supply and operating temperature | | | ±2 | ±5 | % | | | tr, tf | Switching times, rise and fall | $R_L = 33\Omega$ | | 0.5 | | μS | | | td(on),td(off) | Propagation delay | R <sub>L</sub> = 33Ω | | 2.0 | | μS | | | VT + | Positive-going threshold voltage | | 1.43 | 1.62 | 1.78 | ٧ | |----------------------|-------------------------------------------------------------|--------------------------------|------|------|------|---| | VT - | Negative-going threshold voltage | | 1.30 | 1.43 | 1.57 | ٧ | | VT +/V <sub>CC</sub> | Ratio of positive-going threshold voltage to supply voltage | V <sub>CC</sub> = 2.0 to 9.0V | 0.54 | 0.60 | 0.66 | _ | | VT -/Vcc | Ratio of negative-going threshold voltage to supply voltage | V <sub>CC</sub> = 2.0V to 9.0V | 0.48 | 0.53 | 0.58 | _ | ## **ORDERING INFORMATION** | Part Number | Description | | | |-------------|-------------|--|--| | CS-102-1 | 8 lead PDIP | | | | CS-102-2 | 8 lead PDIP | | | **CS-209** ## PROXIMITY DETECTOR **ELECTRO-MAGNETIC PROXIMITY SENSING ICs** #### DESCRIPTION The CS-209 is a Bipolar Monolithic Integrated Circuit for Proximity sensing applications. The circuit contains an on-chip regulated supply, oscillator, demodulator, level detector, and output stages. The Oscillator, together with an external LC network, provides controlled oscillations where the amplitude is highly dependant on the Q of the LC network. During low Q conditions, a variable low level feedback is applied to maintain oscillation. The peak demodulator detects the negative portion of the oscillator envelope and the demodulated waveform is then compared to an internal reference by the level detector. The CS-209 has two high level outputs with external loads. The current sink circuit provides a constant discharge current at the input of the amplifier. The CS-209 contains transient supression circuits which absorb negative transients at the tank circuit terminal. #### **BLOCK DIAGRAM** #### **FEATURES:** - Regulated Supply - · Negative Transient Suppression - Variable Low Level Feedback ## **APPLICATIONS:** - · Ignitions - Coin Sensors - Metal Detectors - Proximity Switches 7 ### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage | 24V | |--------------------------------------------|----------------| | Power Dissipation (T <sub>A</sub> = 125°C) | 200mW | | Storage Temperature Range | 55°C to +150°C | | Operating Temperature Range | 40°C to +125°C | | Junction Temperature | 150°C | ## SPECIFICATIONS (T<sub>A</sub> = 25°C and V<sub>cc</sub> = 20V unless otherwise noted) | PARAMETER | 1 | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------|---------------------------------|-------------------------|-----|-----|-----|-------| | Operating Voltage | V <sub>7</sub> /V <sub>12</sub> | | 4 | | 24 | V | | Supply Current | l <sub>7</sub> /l <sub>12</sub> | V <sub>cc</sub> = 4.0V | | 4.5 | 6 | mA | | Output Saturation V | oltage: | | | | | | | CS-209 | V <sub>4</sub> | l <sub>4</sub> = 124 mA | | 0.2 | 0.5 | V | | CS-209 | V <sub>5</sub> V <sub>6</sub> | I <sub>5</sub> = 124 mA | | 0.2 | 0.5 | V | | Charge Current | | 16 | 20 | 30 | 40 | μΑ | | Leakage Current: | | | | | | | | CS-209 | l <sub>4</sub> | V <sub>4</sub> = 24 mA | | | 100 | μΑ | | CS-209 | l <sub>5</sub> | V <sub>5</sub> = 24V | | | 100 | μΑ | ### PROXIMITY SWITCH ### **ORDERING INFORMATION** | PART NUMBER | PACKAGE | |-------------|-------------| | CS-209 | 8 LEAD PDIP | Our Sales Representative in Your Area is: 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 # **SECURITY DETECTOR** DATA RECEIVER/TRANSMITTER #### SERIAL-ADDRESSABLE RECEIVER/TRANSMITTER #### INTRODUCTION The S-ART is a 16 pin circuit designed for data transmission on a two-lead cable. The circuit is specially developed for alarm systems where it is desired to identify each detector individually. There can be up to 30 S-ART circuits/detectors on the same 2-lead cable. This cable transmits both DC supply to the S-ART and information to/from the S-ART #### SYSTEM BLOCK DIAGRAM A method by which, in principle, the system can be extended to an infinite number of S-ART is shown on the block diagram. The controller scans the in/outputs of a number of lines, each with a maximum of 30 S-ARTs. #### DESCRIPTION The S-ART works on the principle by which an address is sent on the line cable and the S-ART which recognizes the address then carries out the order which can, in principle, be two things: - 1 Transmit data from the line cable to the S-ART's two outputs OUT 0 and OUT 1 - 2. Answer the S-ART controller with the condition of the 2 inputs IN 0 and IN 1/IN 2-3. The line signal is divided into 3 levels in order to give a time signal for synchronizing and a data signal containing addresses, orders etc. Typical signal levels for the three levels would be 15V, 7.5V and 0V #### **FEATURES:** - Receives/transmits data on only two leads - Low current consumption - · High noise immunity - Sabotage surveilled loop input #### **APPLICATIONS:** - · Security systems - · Fire detection - Surveillance - Building automation - Local data transmission #### PIN CONNECTIONS #### **SPECIFICATIONS** #### **ADDRESS CODING** The circuit is coded on address inputs A0-A4. In order to reduce the power consumption to the circuits they are in power down mode for most of the time. Only when a circuit is addressed is the amount to that particular circuit increased. #### READ When a S-ART has recognized an address with the correct parity and then received a READ-order the controller becomes passive. The S-ART in question will then send data bits to the controller. These bits are the condition on the IN 0 and IN 1/IN 2-3 and a parity bit derived from them. The current in inputs IN 0 and IN 1 only flows when the S-ART is addressed. If the sabotage surveilled loop IN 2-3 is used IN 1 should be open. IN 2-3 is then read instead of IN 1. The loop IN 2-3 is checked for both shorting and breaking. #### WRITE When a S-ART has recognized an address with correct parity and a write order, the S-ART in question transmits data to the utputs OUT 0 and OUT 1. This data transmission takes place after a check of the parity bit. It the parity bit is wrong, data transmission to OUT 0 and OUT 1 is blocked and new data transmission can only take place after a read order which resets the parity fault. The DSR signal can be used to strobe OUT 0 and OUT 1 further on in the following logic. | Device Current Isa | SPECIFICATION | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------|--------------------|------|--------------------|----------------| | Device Current Isa | | | | | | | | Device Current | CHARACTERISTICS | CONDITIONS | - | | Land | UNITS | | Power-Up Mode (S corr. addr. bits) Cp4-Cp5 Device Current Idea Mode (S corr. addr. bits) Cp4-Cp5 No. (S corr. addr. bits) Cp4-Cp5 No. (No. (N1) are open Vga=15V Vga=15V No. (No. (N1) are open Vga=15V Vga=15V No. (N1) are open Vga=16V op | | Line Voltage=0-15V | MIN. | | | mA | | Addressed, Line Output INO, IN1 are open 6.24 9.64 m./ m./ Transistor Active INO, IN1 are open V <sub>od</sub> =15V INO, IN1 are open V <sub>od</sub> =15V INO, IN1 are open I.84 2.86 m./ M. INI are open V <sub>od</sub> =15V INO, IN1 =16V IND, ope | Power-Up Mode | IN2, IN3 are active | | 3.55 | 5.50 | mA | | Addressed (4 corr. addr. bits) No. IN1 are open No. Active Not Not Active Not Not Active Not | Addressed, Line Output | IN0, IN1 are open | | 6.24 | 9.64 | mA | | Out 0, Out 1, DSR I <sub>bank</sub> = 1mA 1.2 V Output sink Current Out 0, Out 1, DSR 1.0 mA Output Voltage High Level Out 0, Out 1, DSR Vour=14V 30 μA Leakage Current Out 0, Out 1, DSR Vour=14V 30 μA Input Voltage Level AQ-AA, INO, IN1 Low High Vad=10-15V 30%Vad V A0-AA, INO, IN1 High Vad=10-15V 70%Vad V Input Current ROWA, INI, IN1 Vad=18V 150 850 μA Positive Trigger Threshold Vad=18V 20 μA Positive Trigger Threshold Vp, C Clock Comparator 11.0 11.7 12.4 V Negative Trigger Threshold Voltage Vad=15V Vp, D Data Comparator 10.2 10.9 11.6 V Threshold Voltage For Line Output Driver Vad=15V Vad=15V Vad=15V 0.7 0.8 V Saturation Voltage For Line Output Driver Vad=15V Vad=15V Vad=15V 0.7 0.8 V Saturation Voltage For Line Output Driver Vad=15V Vad=15V Vad=15V 0.4 V < | Addressed (4 corr. addr. bits)<br>Line Output Transistor | IN0, IN1 are open | | 1.84 | 2.86 | mA | | Out 0, Out 1, DSR 1.0 Image: Mark 1 out 0, Out 1, DSR 14 V Out 0, Out 1, DSR V <sub>out</sub> =14V 30 μA Input Voltage Level Out 0, Out 1, DSR V <sub>out</sub> =14V 300 μA Input Voltage Level Low Out 1, DSR V <sub>out</sub> =10-15V 30%V <sub>dot</sub> V Input Voltage Level Low Out 1, DSR V <sub>out</sub> =10-15V 70%V <sub>dot</sub> V Input Current INO, IN1 High V <sub>dot</sub> =10-15V 70%V <sub>dot</sub> V Input Current INO, IN1 V <sub>dot</sub> =18V 150 850 μA Positive Trigger Threshold V <sub>dot</sub> =18V 20 μA Voltage V <sub>dot</sub> =15V V <sub>p</sub> , D Data Comparator 11.0 11.7 12.4 V Negative Trigger Threshold Voltage V <sub>nc</sub> Clock Comparator 10.2 10.9 11.6 V Threshold Voltage V <sub>dot</sub> =15V V <sub>p</sub> , D Data Comparator 10.2 10.9 11.6 V Hysteresis Voltage Clock/Data Comp. V <sub>dot</sub> =15V 0.7 0.8 V V Saturation Voltage For Line Output Driver V <sub>dot</sub> =15V | | | | | 1.2 | V | | Leakage Current Out 1, DSR | | | 1.0 | | | mA | | Out 0, Out 1, DSR Vour 14V 30 μA Input Voltage Level Low V <sub>da</sub> =10-15V 30%V <sub>da</sub> V A0-A4, INO, IN1 High V <sub>da</sub> =10-15V 70%V <sub>da</sub> V Input Current INO, IN1=GND Power-Up Mode (4 corr. addr. bits) V <sub>da</sub> =18V 150 850 μA Not Addressed V <sub>da</sub> =18V 20 μA Not Addressed V <sub>p</sub> , C Clock Comparator 11.0 11.7 12.4 V Positive Trigger Threshold V <sub>p</sub> , D Data Comparator 4.6 5.7 6.6 V Voltage V <sub>da</sub> =15V V <sub>p</sub> , D Data Comparator 10.2 10.9 11.6 V Negative Trigger V <sub>nc</sub> Clock Comparator 10.2 10.9 11.6 V Threshold Voltage V <sub>da</sub> =15V V <sub>cold</sub> =15V 0.7 0.8 V Hysteresis Voltage Clock/Data Comp. V <sub>da</sub> =15V 0.7 0.8 V Saturation Voltage For Line Output Driver V <sub>da</sub> =15V 0.7 0.8 V Saturation Voltage For Line Output Driver <td>Output Voltage High Level<br/>Out 0, Out 1, DSR</td> <td></td> <td></td> <td></td> <td>14</td> <td>V</td> | Output Voltage High Level<br>Out 0, Out 1, DSR | | | | 14 | V | | A0-A4, INO, IN1 High V <sub>dd</sub> =10-15V 70%V <sub>dd</sub> V Input Current INO, IN1=GND Power-Up Mode (4 corr. addr. bits) V <sub>dd</sub> =18V 150 850 μA Input Current A0-A4, INO, IN1 Not Addressed V <sub>dd</sub> =18V 20 μA Positive Trigger Threshold Voltage V <sub>dd</sub> =15V V <sub>p</sub> , D Data Comparator 11.0 11.7 12.4 V Negative Trigger V <sub>nc</sub> Clock Comparator V <sub>dd</sub> =15V Clock Comparator 10.2 10.9 11.6 V Negative Trigger V <sub>nc</sub> V <sub>dd</sub> =15V Clock Comparator 10.2 10.9 11.6 V Negative Trigger V <sub>nc</sub> V <sub>dd</sub> =15V Clock Comparator 10.2 10.9 11.6 V Hysteresis Voltage Clock/Data Comp. V <sub>dd</sub> =15V Data Comparator 3.4 4.3 5.2 V Saturation Voltage For Line Output Driver V <sub>dd</sub> =15V V V <sub>dd</sub> =15V V V <sub>dd</sub> =15V V V <sub>dd</sub> =15V V V <sub>dd</sub> =16V V V <sub>dd</sub> =16V V V <sub>dd</sub> =16V V V <sub>dd</sub> =16V V V <sub>dd</sub> =18V V V <sub>dd</sub> =18V V V V <sub>dd</sub> =18V V V V V <sub>dd</sub> =18V V V V V V <sub>dd</sub> =18V V V V V <sub>dd</sub> =18V V V V V V V V V V V V V V V V V V V | | V <sub>out</sub> =14V | | | 30 | μΑ | | Input Current IN0, IN1=GND Vad=18V 150 850 | Input Voltage Level Low | V <sub>dd</sub> =10-15V | | | 30%V <sub>dd</sub> | V | | Power-Up Mode (4 corr. addr. bits) | A0-A4, IN0, IN1 High | V <sub>dd</sub> =10-15V | 70%V <sub>dd</sub> | | | V | | AÔ-A4, INO, IN1<br>Not Addressed V <sub>ad</sub> =18V 20 μA Positive Trigger<br>Threshold<br>Voltage V <sub>ad</sub> =15V V <sub>p</sub> , C Clock Comparator 11.0 11.7 12.4 V Negative Trigger<br>Threshold Voltage V <sub>nc</sub> V <sub>d</sub> =15V<br>Clock Comparator 10.2 10.9 11.6 V Negative Trigger<br>Threshold Voltage V <sub>nc</sub> V <sub>d</sub> =15V<br>Clock Comparator 3.4 4.3 5.2 V Threshold Voltage<br>Clock/Data Comp. V <sub>d</sub> =15V<br>Data Comparator 3.4 4.3 5.2 V Hysteresis Voltage<br>Clock/Data Comp. V <sub>d</sub> =15V<br>Data Comparator 0.7 0.8 V Saturation Voltage For<br>Line Output Driver V <sub>d</sub> =15V<br>L <sub>e</sub> =50 mA 1 V Saturation Voltage For<br>Line Output Driver V <sub>d</sub> =15V<br>L <sub>e</sub> =10 mA 0.4 V Leakage Current<br>For the Line Output<br>V <sub>d</sub> =18V V <sub>d</sub> =15V<br>V <sub>d</sub> =18V 0.4 V Line Signal Freq. V <sub>d</sub> =15V<br>V <sub>d</sub> =18V 0.250 250 μS Turn-On Time for<br>Line Output Driver 1.0 μS •Line Voltage VL<br>Loop Current IN2, IN3 0.1 0.5 mA •Line Voltage For<br>Li | Power-Up Mode | V <sub>dd</sub> =18V | 150 | | 850 | μΑ | | Threshold Voltage V | AÖ-A4, INO, IN1 | V <sub>dd</sub> =18V | | | 20 | μΑ | | Voltage V <sub>dd</sub> =15V V <sub>p</sub> , D Data Comparator 4.6 5.7 6.6 V | | Clock Comparator | 11.0 | 11.7 | 12.4 | V | | Negative Frigger Vnc Clock Comparator 10.2 10.9 11.6 V | | Data Comparator | 4.6 | 5.7 | 6.6 | $\overline{v}$ | | Hysteresis Voltage | Negative Trigger V <sub>nc</sub> | | 10.2 | 10.9 | 11.6 | v | | Clock/Data Comp. Vad=15V Clock/Data Comp. Vad=15V Clock/Data Comp. Vad=15V Clock Duty Driver Vad=15V Clock Duty Driver Vad=15V Clock Duty Driver Vad=15V Clock Duty Driver Vad=15V Clock Duty Driver Vad=18V Vad=18V Vad=18V Vad=18V Vad=18V Vad=18V Vad=15V±1V V | Threshold Voltage V <sub>nc</sub> | | 3.4 | 4.3 | 5.2 | V | | Line Output Driver I <sub>c</sub> =50 mA I V Saturation Voltage For Line Output Driver V <sub>da</sub> =15V I <sub>c</sub> =10 mA 0.4 V Leakage Current For the Line Output V <sub>ine</sub> =0-18V V <sub>da</sub> =18V ±16 μA Line Signal Freq. V <sub>da</sub> =15V±1V 0 20 kHz Rise/Fall-Time Line Signal 0.250 250 μS Turn-On Time for Line Output Driver 1.0 μS •Line Output Driver 1.0 μS •Line Voltage VL 0 28 V Loop Current IN2, IN3 0.1 0.5 mA Alarm Condition IN2-IN3 Loop Open 1 5 λΩ kΩ Alarm Condition IN2-IN3 Loop Shorted TA Operating -40 85 °C | | V <sub>dd</sub> =15V | 0.7 | 0.8 | | V | | Line Output Driver $I_c=10 \text{ mA}$ $0.4 \text{ V}$ Leakage Current For the Line Output $V_{da}=18V$ $V_{da}=18V$ $0.20 \text{ kHz}$ Line Signal Freq. $V_{da}=15V\pm1V$ $0.20 \text{ kHz}$ Rise/Fall-Time Line Signal $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0.250$ $0$ | | | | | 1 | ٧ | | For the Line Output $V_{dd}=18V$ $\pm 16$ $\mu A$ $\pm 16$ $\mu A$ $\pm 16$ $\mu A$ $\pm 16$ | | I <sub>c</sub> =10 mA | | | 0.4 | V | | Rise/Fall-Time Line Signal 0.250 250 μS Turn-On Time for Line Output Driver 1.0 μS Turn-Off Time for Line Output Driver 1.0 μS •Line Voltage VL 0 28 V Loop Current IN2, IN3 0.1 0.5 mA Alarm Condition IN2-IN3 Loop Open 1 5 kΩ Alarm Condition IN2-IN3 Loop Shorted 5 30 kΩ Temperature Ta Operating -40 85 °C | | | | | ±16 | μΑ | | Turn-On Time for Line Output Driver 1.0 μS Turn-Off Time for Line Output Driver 1.0 μS •Line Output Driver 0.1 0.28 V •Line Voltage VL 0.1 0.5 mA Alarm Condition IN2-IN3 Loop Open 1 5 kΩ Alarm Condition IN2-IN3 Loop Shorted 5 30 kΩ Temperature Ta Operating -40 85 °C | Line Signal Freq. | V <sub>dd</sub> =15V±1V | $\leftarrow$ | | 20 | kHz | | Line Output Driver 1.0 μS Turn-Off Time for Line Output Driver 1.0 μS •Line Voltage VL 0 28 V Loop Current IN2, IN3 0.1 0.5 mA Alarm Condition IN2-IN3 Loop Open 1 5 kΩ Alarm Condition IN2-IN3 Loop Shorted 5 30 kΩ Temperature Ta Operating -40 85 °C | Rise/Fall-Time Line Signal | | 0.250 | | 250 | μS | | Line Output Driver 1.0 μs •Line Voltage VL 0 28 V Loop Current IN2, IN3 0.1 0.5 mA Alarm Condition IN2-IN3 Loop Open 1 5 kΩ Alarm Condition IN2-IN3 Loop Shorted 5 30 kΩ Temperature Ta Operating -40 85 °C | Line Output Driver | | | 1.0 | | μS | | Loop Current IN2, IN3 0.1 0.5 mA Alarm Condition IN2-IN3<br>Loop Open 1 5 kΩ Alarm Condition IN2-IN3<br>Loop Shorted 5 30 kΩ Temperature Ta Operating -40 85 °C | | | | 1.0 | | μS | | Alarm Condition IN2-IN3<br>Loop Open 1 5 $kΩ$ Alarm Condition IN2-IN3<br>Loop Shorted 5 30 $kΩ$ Temperature T <sub>A</sub> Operating -40 85 °C | ●Line Voltage VL | | 0 | | 28 | V | | Loop Open 1 5 κΩ Alarm Condition IN2-IN3 Loop Shorted 5 30 kΩ Temperature T <sub>A</sub> Operating -40 85 °C | Loop Current IN2, IN3 | | 0.1 | | 0.5 | mA | | Loop Shorted Temperature Ta Operating -40 85 °C | | | 1 | | 5 | kΩ | | | | | 5 | | 30 | kΩ | | Range T <sub>stg</sub> Storage -65 150 °C | Temperature T <sub>A</sub> | Operating | -40 | | 85 | °C | | | Range T <sub>stg</sub> | Storage | 65 | | 150 | °C | The circuit shall function in the correct way only between 0-18V. Data driver must not turn on when line voltage is above 18V. #### **DATA FORMAT** The signals are sent out on the line in words organized as shown in the figure. The S-ART information consists of two parity bits - an address parity bit and a data parity bit. Both the address and data are checked for even parity. The address parity bit must always be generated by the controller. The data parity bit during the READ-mode is generated by the S-ART. During the WRITE-mode the data parity bit is generated by the controller. #### A0-A4: Address inputs. Must be connected to VDD or GND according to the relevant address code. Signal lead in the line cable. #### GND: Zero lead in the line cable. #### V<sub>DD</sub>: Supply voltage to the S-ART. The voltage is derived from the line signal. Input to S-ART IN 1: Input to S-ART IN 2-IN 3: #### Sabotage surveilled loop (shorting and breaking). OUT 0: Output (open collector) from S-ART OUT 1: Output (open collector) from S-ART #### DSR: Data set ready. Output (open collector) from the S-ART, which is active during WRITE-mode, when OUT 0 and OUT 1 change. Output from the S-ART, which is active in the READ-mode. Transmits data from S-ART to line. ## CS-212 FUNCTIONAL DESCRIPTION #### **GENERAL** The CS-212 is a peripheral addressable circuit which is used as a communication link between Dectectors/Sensors and a Central Control Unit. The communication between the CS-212 and a control unit takes place via a simple 2-wire cable which also provides power to the IC. On each 2-wire cable, a maximum of 30 CS-212's can be controlled or interrogated with the address binary 0-29. This permits surveillance of up to 30 window protections, door contacts, movement detectors, etc., within the same 2-wire group. Each 212 can monitor the status of two external surveillance devices and communicate the status back to the control unit. Two outputs are also available for controlling bells, lights, Led's, door locks, etc. These outputs are controlled from the control unit via the 2-wire cable. The CS-212 is a 14,000 squaremill I2L/Linear IC consisting of approximately 275 I<sup>2</sup>L Gates, 100 BiPolar Transistors and 40 Resistors. - 1. \* indicates, IN 1 & loop IN 2, IN 3 cannot be used at the same time. - 2. This diagram shown CS-212 circuit coded to #24. #### 2-WIRE TRANSMISSION CABLE (The Line) The 2-wire bidirectional transmission cable called "The Line" provides power and data to the CS-212 and also provides data back to the control circuit The line signal is rectified and filtered at each CS-212 and is used for the power supply to the chip. The CS-212 also decodes the line signal into clock and data signals used inside the IC. A typical line signal from the control unit would look like the following: The CS-212 would decode this into clock and data The CS-212 accepts addresses and commands in 10-bit word formats. Three types of words must be generated: Sync, Read and Write. #### SYNC WORD Synchronization is obtained by providing the CS-212 with 8 or more 1's followed by a "0". To prevent a false sync, it is best to send 0 before the 8 1's. This word insures all circuits on the same line see the commands at the proper time. #### **READ WORD** To check the status of a CS-212's inputs; i.e., IN0 and IN1 or IN2/IN3, a read word must be sent. The first 5 bits must correspond to the address of the CS-212 to be interrogated. Bit #6 is the address parity bit. It must insure that the first 6 bits are an even number of "1" 's. If the parity is even and the CS-212 to be interrogated has not previously received a parity error (odd parity), it will transmit its status, along with an internally generated parity bit. Do corresponds to INo, D1 corresponds to IN1 or IN2/IN3. After the address parity has been transmitted, the controller must allow the CS-212 to transmit. The controller must pull the line down to approximately 7.5V, then the CS-212 will transmit. If a "1" is to be transmitted, no change will occur on the line. If a "0" is to be transmitted, the CS-212 will then pull the line down. In either case, the controller must pull the line back up to 15V in order to continue. If the CS-212 has received a parity fault, it will transmit 3 one's (D0=D1=pD=1). This will allow the controller to detect a parity error. If a parity error is detected by the controller, the read word must be repeated. #### TYPICAL READ WORD Assume that Device #24 is to be interrogated and the status of IN0=1 and IN1=0. #### WRITE WORD In order to update Out 0 and Out 1, a write word must be sent to the CS-212. The first 5 bits must correspond to the 212 you wish to update. Bit 6 is and address parity bit. It must insure even parity. D0 corresponds to Out 0 and D1 corresponds to Out 1. An even data parity bit must be received by the CS-212. If the address and data parity are even and the CS-212 has not previously received a parity error, it will update Out 0 and Out 1. If a parity error was received, the 212 will not be updated. In this case, a read word must be sent to clear the parity fault. #### **TYPICAL WRITE WORD** Assume CS-212 #2 is to be updated so that Out 0=1 and Out 1=0. These outputs are updated according to the information present during the write word. 2. DSR: Pin #15: The DSR pin is a monitor of the clock signal for the On Chip D type Flip Flops, corresponding to Out 0 and Out 1. It can be used to strobe data from Out 0 and Out 1 into external circuitry connected to the These three outputs can sink up to 1mA at 1.2V. They are Darlington 3. Data Out: Pin #11: type open collector outputs. The Data Out is used to transmit the status of In 0 and In 1 to the line. For Data=1, the line driver is off. For Data=0, the line driver is turned on. This output is a saturated switch capable of sinking 10mA DC at .4V and 50mA at 1V on a transients basis. The 50mA is needed to discharge the line capacitance. A 150 Resistor from the line to Pin 11 limits the current into Pin 11 when the line driver is on. #### **INPUTS** 1. Address Inputs: Pin #'s 2, 3, 4, 5, 6. The 212 has 5 address inputs which decide what address code it will respond to. Their thresholds are approximately 1/2 $V_{DD}$ and draw less than 20uA. The inputs should be grounded for Logic 0 and tied to V<sub>DD</sub> (Pin 12) through a 10K Resistor. The resistor is necessary for non-destruction of the IC with 28V applied to the line. 2. Data Inputs: Pin #'s 7, 8 INO and IN1 (Pins 8 and 7) are digital inputs and are similar to the address inputs in that they have a threshold of approximately 1/2 V<sub>DD</sub>. When the CS-212 is unaddressed, these inputs draw less than 20uA. When the circuit powers up, INO and IN1 source typically 400uA. 3. Detector Loop: Pin #'s 13, 14. IN2 and IN3 can be used together to form a detector loop. When used, the outputs are connected together through a window foil and a diode. These inputs will generate a 1 at D1 on the line when the pins are shorted or opened. When using IN2 and IN3, IN1 must be terminated to V<sub>DD</sub> through the 10K Resistor used for the address inputs. When using IN1, IN2 and IN3 must be shorted or opened. 4. Line Input: Pin #9 The line input is internally connected to two comparators. These comparators separate the line signal into clock and data. The line input will draw less than 16uA of input current. 5. V<sub>DD</sub>: Pin #12 The V<sub>DD</sub> Pin provides power to the CS-212 circuitry. The line signal is externally rectified and filtered, then applied to $V_{DD}$ . The $V_{DD}$ pin draws varying amounts of current, depending upon the state of the 212. (See specification). The unaddressed current in less than .8mA. The operating voltage range is 10V to 18V on Pin 12 of the IC. This wide range is necessary because of losses in the line and ripple on The circuit is designed to withstand 28V applied to the line. This is to prevent the destruction of the IC and its external components if the 2-wire cable is miswired. #### ORDERING INFORMATION | PART NUMBER | DESCRIPTION | |-------------|--------------| | CS-212N | 16 Lead PDIP | 2000 South County Trail, East Greenwich, Rhode Island 02818 (401) 885-3600 Telex WUI 6817157 Our Sales Representative in Your Area is: ## SYSTEM PHOTOELECTRIC SMOKE DETECTOR #### DESCRIPTION The CS-235 System Smoke Detector is a photo electric type with a pulsed infrared LED as the light source and a silicon photodiode as the light detector. The CS-235 IC, along with passive external components, controls the system timing and signal processing. Low average current is attained by pulsing the system once every 10 seconds for 20 milliseconds. Bias is applied to the signal processing circuitry for this time interval. During the second half of the pulse, the last 10 milliseconds, the IR LED is pulsed and the unit samples for an alarm level smoke condition. After the first alarm level signal the sample rate increases to a two second interval. After three consecutive alarm level samples the logic drives the output latch signalling the system panel. The signal processing circuit blocks are amplifiers A1 and A2, synchronous detector, voltage comparator and the decode counter. The voltage gain of A2 and the comparator reference voltage are set by external resistors. Additional on-chip features include an $I_{CC}$ current limiter. The current limiter eliminates power-on false alarming. The oscillator controls the IR LED excitation frequency and provides drive to the synchronous detector. The synchronous detection method has very high noise rejection performance. The internal latch is capable of sinking 100 milliamps maximum and will clamp the $V_{CC}$ pin to 5 volts when tripped. The latch current is determined by an external resistor typically located in the master panel and is reset by temporary removal of detector power. #### **BLOCK DIAGRAM** #### **FEATURES:** - Synchronous Detection for High Noise Immunity - Pulsed Operation for Low Average Current Drain - System Gain Externally Set - System Sensitivity Externally Adjustable - System Operation Monitored by means of External Red LED #### **PIN CONNECTIONS** #### ELECTRICAL CHARACTERISTICS (TA = 25°C) PARAMETER TEST CONDITIONS MIN TYP MAX UNITS Operating temperature range -20 +70 Absolute maximum voltage (pin 3) 38 100 mΑ Output latch current 24V System (C2 = 100 $\mu$ F, R7 = 12 m $\Omega$ ) Operating voltage (pin 3) 13.8 22.5 35 V (pin 3) = 22 5V 35 60 μА Average supply current Peak supply current V (pin 3) = 22 5V (non speed up") 100 μА V (pin 16) = 12V ( speed up" mode) 150 350 Peak supply current μА Regulator voltage (pin 16) 128 15.7 V 12V System (C2 - 150 μF, R7 - 12 mΩ) (pin 3) 8.7 12 ٧ Operating voltage V (pin 3) = 12V 60 Average supply current uΑ V (pin 3) = 12V (non speed up") 100 μΑ Peak supply current V (pin 16) = 8V ( speed up" mode) 350 Peak supply current μΑ V Regulator voltage (pin 16) (V pin 3=12V) 11.85 Oscillator R6 = $18k\Omega$ , C3 = .0068 $\mu$ F Output frequency 2.1 3.3 44 kHz 26 35 Sink current (pin 14) 16 μΑ Source current (pin 14) 19 26 32 μΑ High trip point voltage (pin 14) 1.8 1.9 2.2 V Low trip point voltage (pin 14) 12 14 1.5 V LED Drive (Detector LED and Status LED) Source current (pin 15) B8=36.0 Detector LED V IR LED = 1.156V 20 30 40 mΑ Status LED (alarm) V status LED = 1.99V 10 mΑ Regulator voltage (pin 15) Isource = 30 mA 3.7 4.4 5.2 ٧ Amplifier A1 Fixed gain dB Input current B1 (pin 5) 500 1000 nΑ Input current B2 (pin 6) 500 1000 nΑ 250 Input current (B1-B2) nΑ Amplifier A2 D C Output (pin 9) R3=6 kΩ, R4=510 Ω, C5=.47 μF 2.5 V Input bias current (pin 8) 250 nΑ (Externally adjusted gain with R<sub>3</sub> and R<sub>4</sub> Unity D C. gain) 21.6 Voltage gain @ 3 5 kHz dB Detector and Reference Output (C4 = .47 $\mu$ F) Reference resistance 13 19 25 kΩ 1.8 Reference voltage (pin 10) 3.6 5.5 V Detector output resistance 10 15 20 kΩ Detector output voltage (pin 11) (no signal, and at 2X time constant) 1.4 2.8 4.3 ٧ Main Timer (R1 = 20 m $\Omega$ , R2 = 75 k $\Omega$ , C1 = .47 $\mu$ F) Power up pulse period Standby mode (pin 1) 8 10 12 SEC Speed up mode (pin 1) 1.5 2 2.5 SEC Power up pulse period Power up pulse width 20 ms 10 Gate pulse width Power up pulse width 12 ms 415 460 505 nΑ Sink current (pin 18) V (pin 16) = 16V Source current (pin 18) -220 -235 -250 μĀ **Output Circuit** (pin 3) I<sub>SUPPLY</sub> = 100 mA Output latch voltage 5.2 ٧ V (pin 3) = 38V, V (pins 2, 16) = 0V 500 Leakage current μΑ Alarm Alarm reset Supply interruption 5 SEC Power up time 30 SEC System will go into alarm upon detection and transfer of three consecutive alarm level signals into the counter **CS-258A** ## **OPTICAL TRANSCEIVER** #### DESCRIPTION The CS-258A is an LSI Integrated Circuit using Bipolar Linear/ Digital technology to combine power, low noise and logic functions. It is designed for use as an Intrusion Alarm, Proximity Detector or Small Particle Sensor in security, industrial or environmental applications. With the addition of an IR LED, Photo Diode and several non-critical resistors and capacitors, the CS-258A becomes a complete optical transceiver system. It provides a 3-pole filtering network on the detector amplifier which reduces the response to 120Hz ambient light. This filtering, combined with gated detection of incoming pulses and multiple pulse integration requiring consecutive pulses for triggering, allows the designer to make his system relatively open to ambient conditions without false alerts. ## **PIN CONNECTIONS** #### **FEATURES:** - Gated Detector - Combined Analog & Digital Noise Filter to eliminate false triggering - On Chip 700mA Pulser - On Chip 400µV Receiver - On Chip Output Driver - Ambient Light Operation - Variable Frequency & **Duty-Cycle Operation** - Reverse Polarity Protection ### APPLICATIONS: - Intrusion Alarm - Particle & Dust Monitor - Traffic Counter - Inventory Control - Production Counter **ELECTRICAL SPECIFICATIONS:** Unless otherwise specified, V<sub>cc</sub> = 6.0V, T<sub>A</sub> = 25°C, and measurements are performed in the Applications Circuit of Fig. 2. | PARAMETER | MIN | TYP | MAX | UNITS | |---------------------------------------|-----|-----|------|-------| | Operating Voltage | 3.8 | 6.0 | 7.0 | V | | Supply Current (Less pulsed currents) | | 230 | 250 | μΑ | | Pulser on Time | 18 | 20 | 22 | μS | | Pulser Rep. Rate | 1.6 | 2.0 | 2.4 | S | | Pulser Output Current | 500 | 675 | 1000 | mA | | Amplifier Trip Point | _ | 140 | | μ∨ | | Reverse Battery Current | 2 | 75 | 120 | mA | | Load Drive (V <sub>OUT</sub> =1.5V) | 50 | 70 | 100 | mA | | Operating Temperature | -20 | | +55 | °C | #### **APPLICATIONS NOTES** Figures 1 & 2 show typical applications circuits with external component values. #### TRANSMITTER The LED pulse period and width are established by an internal timer. Standby pulse period is a function of external components R2 and C1 according to the formula T=(0.7) (R2) (C1). Pulse width is controlled by $R_1$ and $C_1$ and given by the formula T=(0.7) ( $R_1+60\Omega$ ) ( $C_1$ ). #### RECEIVER: The receiver chain consists of two signal amplifiers, detector, receiver logic, integrator, comparator and output driver. R3 provides bias current for the input amplifiers. The photodiode is loaded by R4, and the signal coupled to the amplifiers through C2. The amplifiers are AC coupled to provide rejection of background DC and low frequency light. C3 and C4 bypass the amplifier bias networks. R5 establishes the gain of the first amplifier. C5 bypasses the detector reference. The detector output is processed through a logic network that enhances noise immunity and assures the recognition of only data that is in synchronism with the transmitted pulse. Valid detector output information is then integrated to provide further noise immunity and control the system response time characteristics. C8 is the integrator capacitor. R6 programs internal current sources that determine the standby operating currents. #### **ORDERING INFORMATION** | Part Number | Description | |-------------|--------------| | CS-258A | 16 lead PDIP | Figure 1. TYPICAL APPLICATION WITH ON CHIP LED DRIVE Figure 2. TYPICAL APPLICATION WITH EXTERNAL LED DRIVE CS-2516 # **PULSE-LOAD BATTERY MONITOR** #### DESCRIPTION The CS-2516 is designed for use in battery powered medical, security, or environmental systems where prior notification of impending power source failure is a requirement. The IC effectively provides continuous monitoring of battery condition by pulse-sampling the system voltage at predetermined intervals. Low standby current permits unswitched connection to the battery with minimal impact on operating life. The ability to load the battery during the test pulse provides assurance that sufficient reserve capacity exists to operate critical system components. The CS-2516 contains an internal timer that generates a 1.5 millisecond test pulse once each 45 seconds (both times are typical). The load switch transistor conducts only during the test pulse, and can sink up to 50 mA directly. An external transistor can be added to increase the load current capability. Should, during the test pulse, the sense terminal voltage fall below the threshold level determined by the internal (synthesized) temperature compensated zener diode, the comparator will permit a charging current to flow out of pin 7. This pin is also the input of a Schmitt trigger that in turn drives the output transistor. Collectively, the charge current and trigger, in conjunction with an external RC network, operate as a "pulse-stretcher" to provide output "on" times that are a multiple of the sampling time. This feature permits low battery alarm devices or visible annunciators to be driven directly by the IC. The maximum permissible output current is 30 mA. | | MIN | MAX | UNITS | |----------------------------------------|------|-----|-------| | Supply voltage (Vcc, V8) | 0 | 14 | V | | Cp pin voltage (V7) | -0.5 | 2.6 | V | | Terminal voltage (V1, V2, V3, V5, V6) | -0.5 | V8 | V | | Load current (I5) | 1 | 50 | mΑ | | Output current (I6) | J | 30 | mΑ | | Operating temperature | 0 | +85 | С | | Storage temperature | -40 | 150 | С | | Soldering temperature (10 seconds max) | | 300 | С | #### **FEATURES:** - Adjustable battery sense from 7 to 12 volts - Pulse-loads battery at up to 50mA - Standby current under 10μA - Test period, rate and load adjustable - On chip 30mA output driver - 8 lead plastic DIP - SO-8 miniature plastic #### **PIN CONNECTIONS** #### ELECTRICAL CHARACTERISTICS Unless otherwise noted, V8=9V, Rp=9. 1 Mohm, CT=4.7uF, Cpw=0.1uF, Rpw=10Mohm | PARAMETER | PIN | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------|-------|--------------------------|-----|-----|-----|-------| | Standby Current | _(ls) | V8=12V, Is=(I2+I5+I6+I8) | | 5 | 10 | uA | #### **LOAD CYCLE TIMER** | Charge Current | 3<br>3 | V3=0V<br>V3=7.5V | 0.64 | | 1.03 | uA<br>uA | |-------------------|--------|------------------|----------|-----|----------|----------| | Discharge Current | 3 | V3=8.8V<br>V3=2V | 8<br>1.1 | 3.6 | 25<br>mA | mA | #### **LOAD SWITCH** | "ON" Voltage | 5 | V3=9V 15=50mA | 0.5 | 0.7 | V | |---------------|---|----------------|-----|-----|----| | "OFF" Current | 5 | V3=1.5V V5=12V | | 2 | uA | #### **SENSE INPUT** | Threshold Voltage | 2 | V3=4.5V | 6.3 | 6.7 | 7.1 | V | |-------------------|---|---------------------|-----|-----|-----|-------| | Threshold Tempco | 2 | T=OC to +85C | | 150 | | PPM/C | | Input Current | 2 | standby, Vw=0 to V8 | | | 1 | uA | | Input Resistance | 2 | active | 5 | 8.5 | 12 | Kohms | #### **PULSE STRETCHER** | Source Current | 7 | V2=6V V7=0V | 400 | 500 | | uA | |--------------------|---|-------------|-----|-----|---|----| | Input Bias Current | 7 | V2=V8 V7=3V | | | 1 | uA | #### **OUTPUT SWITCH** | "ON" Voltage | 6 | V2=V8=6V V3=4V I6=15mA<br>V7=3V | 0.25 | 0.5 | V | |---------------|---|---------------------------------|------|-----|----| | "OFF" Current | 6 | V2=V8=6V V3=4V V6=12V<br>V7=1V | | 1 | uA | #### **APPLICATIONS INFORMATION** Refer to typical applications circuit (all values are approximate): Test cycle period (seconds) = Ct (farads) / Rp (ohms) Test pulse width (milliseconds) = 0.3 x Ct (uF) Output pulse width (seconds) = 0.25 x Rpw x Cpw (megohms, uF) Typical standby current (microamps) = (3.5 x (V8 / Rp)) + 1 where Rp is expressed in megohms. #### Component selection notes: (Rp) The value of Rp affects standby current, operating current, and the test cycle period. The recommended value is (V+/1uA), where (V+) is the fresh battery voltage. Higher values are not recommended; minimum recommended value is (V+/10uA), which will both increase standby current and reduce test period by 10X. (Ct) The value of Ct affects both the test period and test pulse width. Of critical importance is the selection of a low leakage current capacitor. With Rp dimensioned according to the formula (V+/1uA), the capacitor charging current is approximately 1uA. If the leakage current exceeds the charge current, the cycle timer will not operate. The range of practical values is 4.7uF minimum. 22uF maximum. (Rpw & Cpw) The recommended range of values is 1 to 10 megohms and 0.01 to 0.1 uF. #### Threshold voltage modification: The effective low battery threshold voltage can be modified (increased only) by means of a voltage divider placed across the load resistor. This technique can also be used to effectively reduce the threshold tolerance band. # APPLICATIONS FIGURE 1 ### TYPICAL APPLICATION CIRCUIT AND WAVEFORMS ### INCREASED PULSE-LOAD CURRENT CAPABILITY FIGURE 3 12 VOLT BATTERY APPLICATION WITH 9V THRESHOLD # **APPLICATIONS cont.**Figure 4 ### ADJUSTABLE SENSE THRESHOLD ## **ORDERING INFORMATION** | PART NUMBER | DESCRIPTION | |-------------|-------------| | CS-2516N | 8 Lead PDIP | | CS-2516D | 8 Lead SO | 7 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: | General Information | | |----------------------------|---| | Quality Assurance | | | Memory Management Circuits | Ē | | Power Supply Circuits | | | Motor Control Circuits | | | Automotive Circuits | | | Sensor Circuits | | | Packaging Information | 8 | | Semicustom Bipolar Arrays | | | Custom Circuits | | ## **PACKAGE SUFFIXES** | Letter<br>Designator | Package Type | |----------------------|-------------------------| | N | Plastic DIP | | J | Ceramic DIP | | V | Multiwatt Vertical | | VH | Multiwatt Horizontal | | FN | PLCC | | D | SO Surface Mount Narrow | | DW | SO Surface Mount Wide | | T | TO 220 | | Z | TO 92 | SO - Narrow DIMENSIONS IN MM (INCHES) Package Suffix-D | LEAD COUNT | | D | | | | | | | | | | |------------|-------|------|---------|------|--|--|--|--|--|--|--| | LEAD COUNT | MET | RIC | ENGLISH | | | | | | | | | | | MAX. | MIN. | MAX. | MIN. | | | | | | | | | 8 | 5.00 | 4.80 | .197 | .188 | | | | | | | | | _14 | 8.74 | 8.53 | .344 | .336 | | | | | | | | | 16 | 10.00 | 9.80 | .394 | .385 | | | | | | | | SO Wide DIMENSIONS IN MM (INCHES) Package Suffix-DW | LEAD COUNT | D | | | | | | | | | | | |------------|-------|-------|------|------|--|--|--|--|--|--|--| | LEAD COUNT | MET | TRIC | ENG | LISH | | | | | | | | | | MAX. | MIN. | MAX. | MIN. | | | | | | | | | 16 | 10.46 | 10.21 | .412 | .402 | | | | | | | | | 18 | 11.71 | 11.46 | .461 | .451 | | | | | | | | | 20 | 12.95 | 12.70 | .510 | .500 | | | | | | | | | 24 | 15.54 | 15.29 | .612 | .602 | | | | | | | | | 28 | 18.06 | 17.81 | .711 | .701 | | | | | | | | PLCC DIMENSIONS IN MM (INCHES) Package Suffix-FN | LEAD COUNT | | ENG | LISH | | METRIC | | | | | | | |------------|------|----------|------|-----------|--------|-------------|-------|-------|--|--|--| | LEAD COUNT | | <b>\</b> | | 3 | / | 4 | В | | | | | | | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | | | | | 20 | .395 | .385 | .354 | .350 | 10.03 | 9.78 | 8.99 | 8.89 | | | | | 28 | .495 | .485 | .454 | .454 .450 | | 12.57 12.32 | | 11.43 | | | | | 44 | .695 | .685 | .654 | .650 | 17.65 | 17.40 | 16.61 | 16.51 | | | | | 68 | .995 | .985 | .954 | .950 | 25.27 | 25.02 | 24.23 | 24.13 | | | | | LEAD COUNT | | D | | | | | | | | | | |------------|-------|-------|---------|-------|--|--|--|--|--|--|--| | LEAD COUNT | MET | TRIC | ENGLISH | | | | | | | | | | | MAX. | MIN. | MAX. | MIN. | | | | | | | | | 8 | 9.40 | 9.14 | .370 | .360 | | | | | | | | | 14 | 19.18 | 18.92 | .755 | .745 | | | | | | | | | 16* | 19.18 | 18.92 | .755 | .745 | | | | | | | | | 18 | 22.99 | 22.73 | .905 | .895 | | | | | | | | | 20 | 26.29 | 26.04 | 1.035 | 1.025 | | | | | | | | <sup>\*</sup> Also available in a Batwing package with $\theta JA = 50$ °C Watt 600 mil PDIP DIMENSIONS IN MM (INCHES) Package Suffix-N | LEAD COUNT METRIC ENGLISH | | | | | | | | | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|-------|--------|-------------|-------------|-------------|-----------------|-----------------|----------------|---------------|----------|--------|------|-------------|------|-------------------|----------------------| | METRIC ENGLISH MAX. MIN. MAX. MIN. 24 31.88 31.62 1.255 1.245 28 36.96 36.70 1.455 1.445 40 52.45 52.20 2.065 2.055 48 61.85 61.60 2.435 2.425 15.88 (625) 15.11 (.595) 165 (.065) 1.40 (.055) 1.65 (.065) 1.40 (.055) 1.65 (.065) 1.40 (.055) | LEAD COUNT | | | | | † | | | | 7 | | | | | | | | | | 24 31.88 31.62 1.255 1.245<br>28 36.96 36.70 1.455 1.445<br>40 52.45 52.20 2.065 2.055<br>48 61.85 61.60 2.435 2.425<br>15.88 (.625)<br>15.11 (.595)<br>1.65 (.065)<br>1.40 (.055)<br>1.40 (.055)<br>1.40 (.055) | LEAD COCK! | ME | TRIC_ | ENG | ILISH | | | | | - 11 | | | | | | | ł | | | 28 36.96 36.70 1.455 1.445<br>40 52.45 52.20 2.065 2.055<br>48 61.85 61.60 2.435 2.425<br>15.88 (.625)<br>15.11 (.595)<br>1.65 (.065)<br>1.40 (.055)<br>1.40 (.055)<br>1.40 (.055) | | MAX. | MIN. | MAX. | MIN. | | | | | Ì | | | | | | | i | | | 28 36.96 36.70 1.455 1.445<br>40 52.45 52.20 2.065 2.055<br>48 61.85 61.60 2.435 2.425<br>15.88 (625)<br>15.11 (595)<br>1.483 (190)<br>MAX.<br>0.38 (015)<br>0.51 (020) | 24 | 31.88 | 31.62 | 1.255 | 1.245 | 13.97 (550) | | | | - | | | | | | | | | | 48 61.85 61.60 2.435 2.425 15.88 (625) 15.11 (595) 4.83 (190) MAX. 0.38 (.015) 0.51 (.020) | 28 | 36.96 | 36.70 | 1.455 | 1.445 | | ) | | | | | | | | | | - 1 | | | 15.88 (.625)<br>15.11 (.595)<br>15.11 (.595)<br>1.40 (.055)<br>1.40 (.055)<br>1.40 (.055)<br>1.40 (.055) | 40 | 52.45 | 52.20 | 2.065 | 2.055 | 1 | 1 | | | | | | | | | | | | | 15.88 (.625)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595) | 48 | 61.85 | 61.60 | 2.435 | 2.425 | | l | | | | | | | | | | - 1 | | | 15.88 (.625)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595) | | | | | | 1 | | | | 1 | | | | | | | | | | 15.88 (.625)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595) | | | | | | <u> </u> | <u> </u> | | | بــ | | | | == | <del></del> | | | | | 15.88 (.625)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595) | | | | | | | Ш | | $\sqcup \sqcup$ | | | ╛┖ | | | | 41 | ↵ | | | 15.88 (.625)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595)<br>15.11 (.595) | | | | | | 1.65 (.065) | | | | | | | | | | | | | | 4.83 (190)<br>MAX.<br>0.38 (015)<br>MIN. | | 1 | 15.88 | (.625) | . 1 | 1.40 (.055) | | - | | | | | | | | - | <del>√</del> 2.54 | 4 (1.00 <sub>1</sub> | | 0.38 (.015) | | | 15.11 | (.595) | | | | | | | | | | | | | | | | 0.38 (.015) | | | | Т | | T | | | | -11 | | | | | | | | | | 0.38 (.015) 0.51 (.020) | | - | | | <del></del> | | - | <del>-</del> T- | 1 7-4 | $\overline{H}$ | $\overline{}$ | Ħ | Ħ T | 7 7 | 1 - | 7 17 | $\rightarrow$ | | | И МIN. | | // | | | /\\ | MAX. 🖠 | 4 | -l - | łН | ľЧ | Н | Н | H + | 4 F | 4 F | 1 H | Ш | | | И МIN. | | | | | // | - | <u>-</u> }/ | $\mathcal{L}$ | )() | <b>(</b> | )( ) | <b>/</b> | ´ \( ( | ) | | )() | | | | 0.51 (.020) | 1 | | | | // | | - 11 | Ш | 11 1 | i | ii i | {{ | - {{ | - 11 | li . | 11 1 | | | | | L | ' | | | U | MIN. | H | u | L L | j | u L | u | ш | IJ | U | י ט | _ | | | 0.41 (0.10) | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0.41 | (.010) | | | n | | | | | | | CERDIP 600 mil DIMENSIONS IN MM (INCHES) Package Suffix-J 11 Lead SIP (Vertical) DIMENSIONS IN MM (INCHES) Package Suffix-V 15 Lead SIP (Horizontal) DIMENSIONS IN MM (INCHES) Package Suffix-VH # SEMICUSTOM BIPOLAR ARRAYS # INTRODUCTION #### REFACE The almost incredible growth of electronics technology nd applications over the past twenty years is directly elated to the developments that have taken place in the emiconductor industry. Indeed, none of the electronic ronders we now take for granted would have been ossible without the transistor, and in particular, the tegrated circuit. With the ever increasing variety of circuit applications, ountless numbers of standard devices have been introuced in an attempt to satisfy the multitude of design roblems. While practically all circuit applications can be atisfied with standard integrated circuits and/or discrete evices, in many situations they are a compromise that nay prove unacceptable in terms of functional perfornance, cost, or required board space. #### **JUSTOM CIRCUITS** Custom integrated circuits can offer significant advanages to the circuit designer. A full custom circuit is chosen or specific reasons, and usually when substantial roduction runs are expected. While engineering and poling charges are a one-time cost, they can be ubstantial. It is to the users benefit that these costs be mortized over a large piece-part base. Where large uantity requirements exist, engineering charges become elatively insignificant, and low unit prices are realized. Sustom circuits can be very cost-effective in combining iverse circuit functions, or in the replacement of several iscrete packaged functions with a single circuit, pecifically tailored to the customer's requirements. Some fithe more important considerations in choosing a ustom circuit are itemized in the following list: #### dvantages - PROPRIETARY DESIGN: Unique circuit functions and combinations can be incorporated in a single chip. - LOWER COSTS: By combining many functions on a single chip, assembly, test, handling, and inventory costs are all reduced, compared to separate discrete components. - SPACE SAVINGS: Significant reductions in printed circuit area are usually obtained. In many applications this can be of singular importance. HIGHER RELIABILITY: By reducing the number of individual circuits and connections there is a demonstrable improvement in overall system reliability. #### Other considerations: - LEAD TIME: 40 to 50 weeks is typical, actual lead time depends on several factors such as circuit complexity. - ENGINEERING AND TOOLING COSTS: One time charge for design, layout, test programs and initial samples. Costs vary, but normally are justified only by large volume requirements. - MODIFICATIONS: Possible need to modify if first samples do not perform to exact specifications, resulting in extension of lead time. For applications where only moderate production runs are anticipated, a custom circuit can sometimes be justified by the reduction in board space, handling, and inventory costs. In most cases, however, CSC would probably recommend that a semicustom alternative be considered. #### **SEMICUSTOM CIRCUITS** Semicustom ICs offer the advantages of a proprietary design at a fraction of the development time and tooling cost of a "full custom" circuit. Semicustom programs are better suited to those applications where moderate production volumes are required, and where short prototype lead time is important. Should future production levels increase, GENESIS™ ICs can be converted to full custom versions to achieve the lowest possible unit cost. Since the design is already proven, the conversion is essentially risk free. CSC's semicustom design programs include conventional linear bipolar, integrated injection logic (I²L) and specialized technologies such as Flip-Chip metallurgy, extended performance, optoelectronic sensors, ion implanted resistors, and linear/low power Schottky. Full details for all of the GENESIS semicustom circuits are provided in the selection guides, data sheets, and in the special sections on Digital and Linear applications. NOTE: Available from CSC is a complete Semicustom Circuit Design book as well as a GENESIS™ onLine™ User's Manual. Contact local sales representative for information #### **ECONOMICS OF SEMICUSTOM CIRCUITS** In general, a semicustom IC starts to become costeffective when annual production quantities exceed 5000 units. While engineering and tooling charges are low compared with full custom circuits, the amortization of these charges is difficult to justify where only a few hundred circuits are required. The many advantages of semicustom ICs are normally best utilized in the range of 10,000 to 150,000 units. Where production requirements are expected to be in the area of 250,000 units or more, it is nearly always more economical to design a full custom circuit. Full custom ICs will always be smaller than semicustom versions because of the higher density of integration attainable, and smaller chips mean lower unit prices. The amortization of engineering charges is also much easier to justify when spread over a large production base. A "cross-over" region exists where expected production volume is in the range of 150,000 to 250,000 units. In this range, a number of factors can affect the decision as to whether a semicustom, or full custom circuit is the better choice. Among these are circuit complexity, expected yield, packaging requirements, and test specifications. These relationships are illustrated in the following graph which projects the amortized unit cost ratio vs. the quantity of ICs produced. # COST VS QUANTITY COMPARISON FULL CUSTOM VS SEMICUSTOM For purposes of comparison the normalized unit price ratio is plotted against the quantity of ICs purchased. Where this ratio is greater than 1.0 the semicustom approach is more cost-effective. - Semicustom is more cost-effective for production quantities of 150,000 units, or less. - 2. Full custom is more cost-effective for production quantities of 250,000 units, or more. - For quantities in the range of 150,000 to 250,000 units, the most cost-effective approach is dependent on circuit complexity, size of the chip, packaging requirements, test specifications, and expected yields. #### **LECTING A CHIP** micustom chips vary in size, voltage ratings, number conding pads, and in the type and quantities of active passive components. In general, the chip selected be the smallest in die area that contains the **poonents** required for the intended application. The mer the die, the more die per wafer, and the lower **cost.** While it is not possible to utilize all components a chip, every effort is made to provide the optimum pch between the chip selected and the components pured by the customer's application. In most cases 65not the total chip area can be utilized, and occasionally re. This "underutilization" of chip area is one of the paors that makes the costs of semicustom circuits higher full custom. The advantages of the semicustom botion are in the shorter lead time, and significantly lower pneering and tooling costs. The advantages of a prietary design, space savings, and higher reliability also retained. For applications where both digital and analog funces are needed, the 1100, 1400 and 1500 offer a range potential functions. The 1100 is particularly useful, being marily a linear array to which has been added a cluster 64 I<sup>2</sup>L gates. The gates are speed/power programmable m 100 to 2000 nA/gate with corresponding propogation tays from 7 to 0.05 usec. The linear components include 2 NPN transistors, 41 PNP transistors, and 347 resistors. The linear components include 2 NPN transistors, 41 PNP transistors, and 347 isstors. Among the NPN transistors are Schottky-imped types for high-speed logic interfaces and "power insistors with 400 mA capability. The 1400 contains 256 gates, and a selectable mix of up to 69 transistors, d 200 resistors. A wide selection of linear arrays are presently available, duding several that are unique to CSC. The 2800 is available as an unpackaged Flip-Chip with tin/lead "solder bumps" for direct reflow-solder nding to hybrid substrates. Since wire bonds are minated, the 2800 offers enhanced reliability for critical plications such as underhood automotive electronics. e 2800 has a total of 333 components, including 85 nsistors and 248 resistors. The 3100 uses a combination of diffused and ion implant istors to open a new spectrum of applications for linear micustom ICs. With over 5 Megohms of resistance ailable from 355 total resistors, micropower functions easily integrated. Active components include 88 NPN, d 36 PNP transistors. The 3500 is a specialized chip designed for optoctronics applications. If features an integrated on-chip otodetector that can be connected as either a photoide or phototransistor. In addition to the detector, which cupies approximately 11.5% of the total chip area, the 00 contains 299 components, including 85 transistors d 214 resistors. Applications of the 3500 encompass th linear systems and pulsed light-to-signal converters pable of operating at frequencies up to 100 KHz. The 7600 L/LS circuit combines a high frequency linear seess with LSTTL gate equivalent capabilities. Active mponents include 138 small NPN transistors, 4 large NPN transistors, 26 PNP transistors, and 10 dual diodes. All NPN transistors can be selectively Schottky clamped to enhance switching speed. The gain-bandwidth product of the small NPN transistors is typically 800 MHz. The resistor complement includes 384 diffused resistors with a combined value of 525K, and 139 ion-implant resistors with a combined value of over 2 Megohms. The variety and characteristics of the 701 total components make the 7600 an especially versatile, and high performance chip for a wide range of linear applications. The 2200E, 2500G, 3000F, 3200L, 3600, and 4000M are general purpose types, suitable for many diverse applications. Selection of a particular chip would be based primarily on the number and types of components needed for integration of the original circuit. The 5000 features 8 power transistors that can be paralleled for up to 2 Amps of output current. Components are arranged in a array of 'macrocells' for ease in replicating functional circuit blocks. #### **EXTENDED PERFORMANCE OPTION** GENESIS linear ICs are available in a choice of two different wafer fabrication processes. The STANDARD option is the industry-standard seven mask epitaxial collector bipolar process utilized by the majority of linear semicustom manufacturers. This approach uses shallow emitter diffused underpasses in each transistor cell to provide the necessary conductor routing flexibility. Since the insulating oxide over the emitter diffusion is relatively thin, there exists a danger of electostatic discharge damage to the IC if a conductor to an input/output pin is allowed to pass over an emitter diffused underpass. Available without extra cost on all GENESIS linear and linear/digital chips, the EXTENDED PERFORMANCE option adds an additional N+ collector wall diffusion to reduce the saturation resistance and extend the useful operating current range of NPN transistors. The shallow emitter diffused underpass regions of the standard process are eliminated and replaced with deep collector diffusions that provide a much thicker insulating oxide. Additional benefits of this option include lower underpass resistance and elimination of all layout restrictions regarding the routing of input/output conductors over emitter oxide. #### **BREADBOARD COMPONENTS** Designs are usually developed with either discrete components or transistor arrays. For those customers doing their own design, we recommend standard carbon film resistors and GENESIS monolithic breadboard components. These arrays are made directly from the appropriate GENESIS wafer and will assure the most accurate simulation of the completed semicustom IC. Breadboard components include both linear and digital types. The linear transistor arrays contain 4 to 5 NPN or PNP transistors, with specific arrays having compatibility with specific semicustom circuits. A number of Design Kits are available that contain various quantities of the individual arrays for ease in breadboarding circuit functions to be incorporated in the selected semicustom chip. Complete details on the individual arrays, and the Design Kits are provided in the Selection Guides, and the section on Linear Programs. # CIPNIESIS SEMICUSTOM BIPOLAR ARRAYS | TYPE | ARRAY | DIE | Vcc | BOND | ²L | | T | RANSISTO | RS | | RESISTORS | | |--------|------------------------|----------------|--------------|------|-------|--------------|-----|----------------|------------|----------|----------------|-------| | NUMBER | TYPE | SIZE<br>(Mils) | RANGE<br>(V) | PADS | GATES | DIODES | NPN | PNP | PWR<br>NPN | DIFFUSED | ION<br>IMPLANT | PINCH | | 1100 | DIGITAL<br>& LINEAR | 102 x 127 | 1-12 | 26 | 64 | _ | 98 | 41 | 4 | 339 | _ | 8 | | 1400 | DIGITAL<br>& LINEAR | 120 x 150 | 1-12 | 40 | 256 | - | | O 103<br>'MIX) | _ | UP TO | UP TO 250 | | | 1500 | DIGITAL<br>& LINEAR | 123 x 140 | 1-12 | 30 | 98 | | 122 | 72 | 4 | 462 | _ | 2 | | 2200E | LINEAR | 70 x 74 | 1-20 | 18 | _ | _ | 40 | 31 | 2 | 155 | _ | 4 | | 2500G | LINEAR | 83 x 78 | 1-20 | 18 | | _ | 58 | 18 | 2 | 239 | 1 | 8 | | 2800 | LINEAR | 80 x 85 | 1-20 | 16 | _ | _ | 58 | 25 | 2 | 240 | - | 8 | | 3000F | LINEAR | 91 x 113 | 1-20 | 24 | | _ | 97 | 39 | 4 | 416 | - | 10 | | 3100 | (MICROPOWER)<br>LINEAR | 83 x 111 | 1-20 | 22 | _ | _ | 85 | 36 | 3 | 86 | 261 | 8 | | 3200L | LINEAR | 83 x 111 | 1-20 | 22 | _ | | 85 | 36 | 3 | 347 | _ | 8 | | 3500 | (OPTO)<br>LINEAR ARRAY | 75 x 97 | 1-20 | 22 | | | 59 | 24 | 2 | 206 | | 8 | | 3600 | LINEAR | 102 x 119 | 1-20 | 25 | - | - | 117 | 52 | 6 | 482 | - | 12 | | 4000M | LINEAR | 98 x 150 | 1-20 | 28 | _ | | 145 | 56 | 8 | 576 | | 16 | | 5000 | LINEAR | 122 x 163 | 1-20 | 40 | _ | | 199 | 107 | 8 | 858 | - | 12 | | 7600 | (L/LS)<br>LINEAR | 98 x 118 | 1-15 | 25 | | 10<br>DUAL | 138 | 26 | 4 | 384 | 139 | _ | | 8000 | (H.V.)<br>LINEAR | 105 x 123 | 1-50 | 23 | 1 | ZENER<br>28V | 60 | 32 | 2 | 427 | _ | | # RESISTOR DETAIL LINEAR SEMICUSTOM ARRAYS | RESISTOR | 1 | | | | | GEN | ESIS TY | PE NUM | IBER | | | | | | |--------------|------|------|-------|-------|------|-------|---------|--------|------|------|-------|------|------|------| | TYPE & VALUE | 1100 | 1500 | 2200E | 2500G | 2800 | 3000F | 3100 | 3200L | 3500 | 3600 | 4000M | 5000 | 7600 | 8000 | | FFUSED | | | | | | | | | | | | | | | | 100Ω | _ | | _ | _ | - | 8 | 12 | 12 | | 16 | _ | 14 | - | _ | | 135Ω | 12 | 10 | | | | _ | | | | _ | | | _ | _ | | 240Ω | | _ | 10 | 27 | 27 | 37 | 42 | 42 | 20 | 68 | 60 | 64 | _ | 41 | | 270Ω | 26 | 76 | | _ | | _ | - | _ | _ | _ | | _ | 118 | | | 450Ω | _ | | 46 | 71 | 72 | 122 | 20 | 99 | 60 | 139 | 188 | 228 | 1 | 114 | | 600Ω | 103 | 94 | _ | _ | _ | - | | _ | - | _ | _ | | 102 | _ | | 900Ω | _ | _ | 55 | 69 | 69 | 122 | 10 | 89 | 64 | 121 | 140 | 268 | 102 | 268 | | 1.2ΚΩ | 105 | 146 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 49 | _ | | 1.8ΚΩ | _ | | 24 | 44 | 44 | 80 | 2 | 63 | 36 | 82 | 104 | 152 | | 142 | | 2.4ΚΩ | 55 | 70 | _ | _ | _ | _ | | _ | | | | _ | 51 | _ | | 3.6ΚΩ | _ | _ | 20 | 28 | 28 | 52 | | 42 | 26 | 56 | 84 | 132 | 1 | 28 | | 4.8ΚΩ | 38 | 56 | | 1 | | 1 | | _ | | | | _ | 52 | | | N-IMPLANT | | | | - | | | | | | | | | | | | 4ΚΩ | _ | | _ | _ | _ | _ | 79 | _ | _ | _ | | _ | 17 | _ | | 12ΚΩ | _ | _ | _ | | _ | _ | 79 | _ | _ | _ | _ | _ | 65 | _ | | 18ΚΩ | _ | | - | | | _ | _ | _ | _ | _ | _ | _ | 30 | _ | | 24ΚΩ | _ | _ | _ | _ | _ | _ | 61 | | | | _ ] | | 27 | _ | | 48ΚΩ | _ | | | _ | _ | | 42 | | | _ | _ | | | | | NCH | | | | | | | | | | | | | | | | 30ΚΩ | _ | | | _ | | | _ | | | | | | | _ | | 60ΚΩ | 8 | 4 | 8 | 8 | 8 | 16 | 8 | 8 | 8 | 12 | 16 | 12 | _ | _ | # CHARACTERIOTICS OF LINEAR CONFOURING | GENESIS | 2200EX<br>2200EX<br>2500G<br>2500GX<br>2800 | | 2800X<br>3000F<br>3000FX<br>3100X | 3200LX<br>3500<br>3500X<br>3600 | | 3600X<br>4000<br>4000MX<br>5000<br>5000X | - | 1100 | 14 | 1400 | _ | 1500 | , | ALL | |----------------------------|---------------------------------------------|-------------------|-----------------------------------|---------------------------------|--------|------------------------------------------|-------|-------------------|--------|-------------------|--------|-------------------|-------|-------------------| | | SMA | SMALL NPN | MEDI | MEDIUM NPN | LAR | LARGE NPN | SMA | SMALL NPN | MEDI | MEDIUM NPN | LAR | LARGE NPN | LATE | LATERAL PNP | | TRANSISTORS | TYP | 3 SIGMA<br>LIMITS | TYP | 3 SIGMA<br>LIMITS | ТҮР | 3 SIGMA<br>LIMITS | ТУР | 3 SIGMA<br>LIMITS | ТУР | 3 SIGMA<br>LIMITS | ТУР | 3 SIGMA<br>LIMITS | ТҮР | 3 SIGMA<br>LIMITS | | V <sub>CEC</sub> @10μΑ V | 25 | 20 | 25 | 50 | 25 | 20 | 15 | 12 | 15 | 12 | 15 | 12 | | +Vcc | | lcεo@10V μΑ | | .001 | - | 900: | 1 | .01 | _ | .002 | | .01 | | .02 | | 005 | | V <sub>єво</sub> @10µA V | 6.8 | 6.3-7.3 | 6.8 | 6.3-7.3 | 6.8 | 6.3-7.3 | 6.8 | 6.3-7.3 | 6.8 | 6.3-7.3 | 6.8 | 6.3-7.3 | - | +Vcc | | һғ∈@10µА, 5V | 150 | 80-400 | _ | 1 | | I | 150 | 80-400 | | | I | I | 40 | 20-200 | | hғ∈@100µА, 5V | 170 | 80-500 | | _ | _ | ı | 170 | 80-500 | - | _ | l | _ | 30 | 15-130 | | h <sub>FE</sub> @10mA, 5V | 120 | 40-240 | 170 | 40-310 | 170 | 40-310 | 120 | 40-240 | 170 | 40-310 | 170 | 40-310 | ı | , I | | h <sub>FE</sub> @100mA, 5V | - | _ | 150 | 30-250 | 150 | 40-250 | _ | _ | 150 | 30-250 | 150 | 40-250 | _ | ı | | R <sub>SAT</sub> @10mA Ω | 90 | 30-80 | 6 | 6-15 | 9 | 4-10 | 90 | 30-80 | 6 | 6-15 | 9 | 4-10 | 900 ( | 500 (@100μA) | | R <sub>SAT</sub> @10mA Ω | 25 | 20-60 | 9 | 3-10 | 4 | 5-6 | 25 | 20-60 | 9 | 3-10 | 4 | 2-6 | | ı | | R <sub>SAT</sub> @100mA Ω | | l | 6 | 6-15 | 9 | 4-10 | | | 6 | 6-15 | 9 | 4-10 | _ | | | R <sub>SAT</sub> @100mA Ω | | ı | 9 | 3-10 | 4 | 2-6 | | | 9 | 3-10 | 4 | 2-6 | | 1 | | f <sub>T</sub> MHz | 400 | _ | 380 | | 950 | | 400 | | 380 | | 350 | _ | 4 | 1 | | OPERATING<br>CURRENT RANGE | 0.1 <i>µ</i> A | 0.1µA to 20mA | 1µA tc | 1µA to 100mA | 1μA tc | 1μA to 150mA | 0.1µA | 0.1µA to 20mA | 1μA tc | 1µA to 100mA | 1μA te | 1µA to 150mA | 0.1µ∆ | 0.1µA to 1mA | | OPERATING<br>CURRENT RANGE | 1μΑ: | 1µA to 40mA | 1μA to | 1µA to 200mA | 1µA to | 1µA to 350mA | 1μΑ1 | 1µA to 40mA | 1μA to | 1µA to 200mA | 1μΑ t | 1μΑ to 350mA | 4μ1 | μΑ to 1mA | # SELECTION GUIDE BREADBOARD COMPONENTS | TYPE<br>NUMBER | COMPONENT<br>CONTENTS | CIRCUIT<br>COMPATIBILITY | |-------------------------------|--------------------------------------------------------------------------------|-----------------------------------------| | CS-1201<br>CS-1202<br>CS-1203 | 3 I <sup>2</sup> L INVERTERS 4 I <sup>2</sup> L NOR GATES 1 DUAL 'D' FLIP FLOP | 1100<br>1200 | | CS-1204<br>CS-1205 | 1 DUAL 'D' FLIP-FLOP (B)<br>1 DUAL 'J-K' FLIP-FLOP | 1400 | | CS-2001<br>CS-2002 | 4 SMALL NPN 4 LATERAL PNP 1 SMALL NPN | 2000E<br>2000EX<br>3000F | | CS-3001 | 4 POWER NPN | 3000FX | | CS-2501 | 4 SMALL NPN<br>1 POWER NPN | 2500G, 2800,<br>3100, 3200L, | | CS-2502 | 4 LATERAL PNP | 3500,3600, 4000M<br>(PLUS "X" VERSIONS) | # CHANDESTS # **LINEAR DIGITAL SEMICUSTOM ARRAYS** #### **GENERAL** Integrated Injection Logic (I²L) technology extends the capabilities of semicustom design to high complexity digital or combined analog/digital systems. CSC has made this possible by the development of a family of I²L Gate Arrays which combine a large number of I²L gates and Schottky-bipolar transistors on the same chip. CSC's I²L semicustom program utilizes partially fabricated silicon wafers which are then "customized" by the application of special mask patterns. CSC's digital arrays utilize bipolar input//output (I/O) interface circuitry on the same chip, along with the high-density I<sup>2</sup>L logic. Thus, outwardly the I<sup>2</sup>L semicustom chip looks and performs exactly as a bipolar L SI chip, which can readily interface with TTL or MOS level signals. In other words, these GENESIS gate-arrays combine the high functional density advantages of I<sup>2</sup>Ltechnology with the interface and load-drive capability of the bipolar circuitry on the same IC. This feature makes it very convenient to "retrofit" I<sup>2</sup>L LSI designs into existing MOS or TTL type logic systems. #### **ACHIEVING HIGH COMPLEXITY** Traditionally, the application of semicustom design technology to complex digital systems has been somewhat limited due to one key factor: to be economically feasible, a complex digital LSI circuit must achieve a high functional density on the chip (i.e., high-gate count per unit chip area). This requirement is not compatible with the random interconnection concept which is key to the semicustom design technique. The GENESIS approach to this problem overcomes this limitation and achieves packing densities approaching those of full custom digital LSI layout while still maintaining the low-cost and quick turn-around of semicustom IC design. This is achieved by making use of unique layout and interconnection properties of I<sup>2</sup>L gates, and by extending the customizing steps to other mask layers, as well as the metal interconnection pattern. CSC's arrays are customized by not one but three mask avers: - A custom diffusion pattern to define gate outputs and custom "underpasses" for connection. - A custom "contact" mask which opens contact windows or "activates" only those devices actually used in the design. - A custom metal interconnection mask which interconnects all the "activated" devices. #### **FULLY-AUTOMATED MASK GENERATION** CSC has developed a fully-automated mask-generation technique which allows all three custom mask layers to be generated simultaneously; directly from a customer's pencil layout on the GENESIS worksheet. This unique mask generation technique and the three mask customizing method are the heart of CSC's I<sup>2</sup>L semicustom program. In this manner, one is able to combine low-cost quick turn-around capabilities of semicustom designs with the high functional density of I<sup>2</sup>L technology, and make very efficient use of the chip area. #### WHEN TO USE DIGITAL SEMICUSTOM The key application of I²L semicustom design is to replace complex blocks of random-logic functions with a single monolithic chip. An entire digital sub-system comprised of many SSI or MSI chips, or discrete components can be put on a single GENESIS I²L Chip, thus providing significant cost and space savings and greatly improving system reliability. The availability of bipolar input-output interface circuitry on the same chip along with the high-density I²L logic makes it very convenient to retrofit I²L designs into existing MOS or TTL logic systems. Therefore semicustom I²L LSI designs provide cost-effective solutions for complex custom LSI requirements. #### FEATURES OF I<sup>2</sup>L TECHNOLOGY Integrated Injection Logic (I<sup>2</sup>L) is one of the most significant advances in the area of monolithic LSI technology. Compared to other technologics, I<sup>2</sup>L offers the following unique advantages. **High Functional Density:** I<sup>2</sup>L logic gates offer much smaller size than other digital bipolar techniques. Thus a much higher degree of logic complexity or functional density can be achieved on a given IC chip. Easy to Interconnect: Unique structure and geometry of I<sup>2</sup>L gates make them ideal for semicustom design. An entire array of gates can be easily customized and interconnected with only three masks, without sacrificing high functional density. Bipolar Compatible Processing: I<sup>2</sup>L is a direct derivative of conventional bipolar IC technology. Therefore, one can combine bipolar devices on the same chip as I<sup>2</sup>L gates. This feature has the following key advantages: Input-output sections of I<sup>2</sup>L chips can be made bipolar. Thus, they can readily interface with existing logic families or retrofit into existing systems. #### FEATURES OF 12L TECHNOLOGY CONTINUED Analog and digital functions can be combined on the same chip. One of CSC's GENESIS Chips, the 1400 is specifically designed for such an application. **Low-Voltage Operation:** I<sup>2</sup>L gates can operate with supply voltages as low as 1 volt, and require only a single power supply. **Low-Current and Low-Power Operation:** I<sup>2</sup>L can operate with current levels in the nano-Ampere range. This feature, along with its low-voltage operation makes it ideal for applications in low-power, battery operated systems. **Higher Reliability than MOS:** Since I<sup>2</sup>L gates have the same basic features of bipolar transistors, they are not subject to electrostatic burn-out problems associated with MOS transistors, and do not require special handling precautions. **Wide Operating Temperature:** I<sup>2</sup>L gates are not as affected by leakage currents as their MOS counterparts. Thus they can be made to operate over the full military temperature range. Comparison Of Speed/Power Capabilities Of Common Logic Families #### The BASIC I2L GATE The I²L logic technology is derived from the basic single-input, multiple-output inverter circuit shown below. The logic functions are ferformed in a manner similar to the case of conventional "open-collector" logic i.e., the outputs of various gates are interconnected together, in a wired-AND configuration. Most terminals of the I²L gate share the same semiconductor region (for example, the collector of the PNP is the same as the base of the NPN; and the emitter of the NPN is the same as the base of the PNP). This leads to a very compact device structure which occupies a very small chip area. As a result, the functional density of $I^2L$ gates on a chip is comparable to that of MOS gates, and is approximately 5 times higher than conventional TTL logic. #### **LOGIC CONVERSION TO 12L GATES** Converting conventional logic diagrams from their NAND/NOR gate equivalents to $I^2L$ gates is a simple and straightforward procedure. CSC has developed a large "Library" of $I^2L$ logic blocks corresponding to popular logic functions, such as decoders, flip-flops and counters, which greatly simplifies this conversion process. #### **DESIGNING WITH I2L GENESIS CHIPS** CSC currently has threee arrays in production that combine linear and I<sup>2</sup>L digital capability, the 1100, 1400 and 1500. These GENESIS Chips are fabricated with the same manufacturing process. They differ only in their architecture and the number of components. All of these chips are especially designed for CSC's unique multi-mask customization process, using fully-automated mask generation techniques. #### **BASIC LAYOUT** ~ 1100 #### BASIC LAYOUT ~ 1500 #### **3ENESIS 1400** he 1400 Chip is designed primarily for applications requiring a combination of analog and digital functions on the same thip. Thus, it is made up of both a linear and a digital section. The digital section of the chip contains 256 5-output I<sup>2</sup>L gates and 18 Schottky-bipolar I/O interface sections. The linear section of the chip is made up of an array of NPN and PNP ransistors and resistors, and is similar to CSC's linear arrays. Compared to conventional linear arrays, the GENESIS 1400 iffers superior layout flexibility and component utilization. The multi-mask customization process required to personalize" the digital section provides several unique idvantages in the linear section. While the location of ransistors is pre-defined, their designation as NPN or PNP s not; thus the mix can be tailored to meet the specific requirements of a circuit. Additionally the transistors can be otated to enhance layout flexibility. Transistors can be electively omitted and replaced with multi-conductor unlerpasses. In the resistor field, the specific values and locations of esistances has not been pre-defined. Only the required esistors need be diffused, and they can be located to accomodate the layout. The value of resistors is established by specifying the length on a grid, and is continuously variable in steps of approximately 400 ohms, over the range of 600 ohms to over 40K ohms. ## CONVENTIONAL LINEAR ARRAY VS GENESIS 1400 | | CONVENTIONAL | 1400 | |------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------| | TRANSISTORS:<br>Location<br>Designation<br>Orientation<br>Mix<br>Multi-emitter<br>Special geometries | Fixed<br>Fixed<br>Fixed<br>Fixed<br>No<br>No | Fixed<br>Selectable<br>Selectable<br>Variable<br>Yes<br>Available | | RESISTCRS:<br>Value<br>Mix<br>Location<br>Orientation | Fixed<br>Fixed<br>Fixed<br>Fixed | Variable<br>Variable<br>Variable<br>Selectable | #### BASIC LAYOUT $\sim$ 1400 #### **COMPONENT UTILIZATION** The multi-mask customizing technique used in CSC's I²L Chips makes them very efficient for both ease of logic layout and component utilization. One of the three customizing mask steps is a "custom diffustion" step which allows one to place low-resistance underpasses selectively on the chip. This technique provides the designer with virtually two layers of interconnection on the chip, thus greatly simplifying the logic layout, and improving the component utilization. Normally, in the case of random combinational logic, one can utilize 60% to 80% of the total gates available on a given I²L Chip. In the case of sequential and repetitive logic circuits, the gate utilization is normally in the 80% to 90% range. ## The I<sup>2</sup>L GATE ARRAY SECTION This section of the I<sup>2</sup>L GENESIS chip is made up of logic "cells" which contain a number of multiple-output I2L inverters, grouped together. The figure on page 4 shows the typical layout of such a cell made up of eight multiple output inverters which share a common set of four injectors. The basic gate cells forming the I2L gate array are made up of P-type injectors and P-type gate fingers which serve as the base regions of the I2L gates. The six possible sites on each gate finger can be programmed as either gate input. output or left unused. The particular use of these sites as an input or an output is determined by two custom masks; an N-type collector diffusion mask which defines the locations of outputs, and a custom contact mask which opens the appropriate input and output contact. Finally, a third custom mask is applied to form the metal interconnections between the gates and the gate cells. The custom N-type diffusion step, which determines the locations of gate outputs, is also used for forming low-resistivity underpasses between the gate cells. The area between each of the gate cells can accommodate two or three parallel underpasses in the horizontal and the vertical direction, Typical Layout of I<sup>2</sup>L Cell (8 Gates) respectively. Since the N-type diffusion which forms these underpasses is part of the customizing step, the location and the length of each underpass can be chosen to fit a given interconnection requirement. This method provides the designer with virtually all the advantages and capabilities of multi-layer interconnection paths on the surface of the chip; and allows approximately 80% of the gates on the chip to be utilized in a typical logic layout. The custom logic interconnections can be easily laid out in pencil on a layout sheet by simply interconnecting the desired gate sites with a pencil line and appropriately defining the function of the site as an input, output, injector contact or an underpass. A "D" Flip-Flop With Set Input As An Example Of A Basic Layout After Customizing. # BIPOLAR INPUT/OUTPUT INTERFACE SECTION The bipolar input/output interface sections of the GENESIS I²L arrays are located along the periphery of the chips. The topography of typical I/O cells is shown below. Each I/O cell is designed to be either an "input" or an "output" interface, depending on the choice of the metal inerconnection pattern applied to the cell. Furthermore, two adjacent cells can be combined to provide a tri-state type output buffer. Some of the basic input and output circuit configurations available from the I/O interface are shown below. In the case of a tri-state output configuration, one would also utilize several gates from the I²L logic section, to perform the necessary gating functions. # OUTPUT INTERFACE INPUT INTERFACE INPUT INTERFACE Typical Bipolar Input/Output Interface Circuits Available From I/O Interface Cell Each input/output interface cell contains one bonding-pad, several resistors of varying values, a clamp-diode to substrate and two NPN transistors with optional Schottky-diode clamps. One NPN transistor is capable of sinking 5mA of current with Schottky-diode clamps, and 10mA of current without Schottky-diode clamps, at a saturation voltage of <0.5V. The breakdown-voltage of the bipolar I/O section is 12V. #### DIGITAL SEMICUSTOM DESIGN CYCLE The digital semicustom LSI design program using CSC's I<sup>2</sup>L arrays provides maximum versatility and flexibility, to suit varying customer needs and capabilities. The flow-chart below gives the outline and the sequence of six basic steps associated with a typical I<sup>2</sup>L semicustom program. In many cases, the first two steps indicated in the flow-chart can be done by the customer, in consultation with CSC. # SIX BASIC STEPS OF SEMICUSTOM 12L DEVELOPMENT # Step 1: Feasibility Review And Logic Conversion To I<sup>2</sup>L Gates Starting with the customer's logic diagram (preferably reduced to flip-flops and gates) the first step is a detailed review of the system requirements with regards to the overall gate count, I/O requirements, operating speeds, etc., to assure feasibility of integration, and to choose the most economical gate array chip to be used. If the results of this review indicate feasibility, the next step is to convert the logic diagram into I<sup>2</sup>L gates. At this state, a computer simulation of the logic diagram may also be performed, if deemed necessary. #### Step 2: Pencil Layout On Gate Array Worksheets Once the logic diagram is converted to I<sup>2</sup>L gates, the next step will be to make a pencil layout of the circuit on the appropriate array worksheet. This pencil layout is done on a blank worksheet where the gate input and output locations are shown as target dots. During the layout, an appropriate symbol is placed over the corresponding dot on the gate outline and the interconnections and the underpasses between the gates are indicated by pencil lines and with appropriate symbols. In this layout, the bipolar I/O cells do not need to be internally connected. Since these cells are standardized, it is only necessary for the designer to specify if a particular I/O cell is to be used as an input or an output. #### Step 3: Computerized Mask Artwork Generation Using a specially developed computerized mask generation technique, the three layers of necessary custom IC tooling can be automatically generated by a single "digitizing" step from the pencil layout. This simultaneous and automated generation of the three custom mask layers greatly reduces the tooling cost and turnaround time, and avoids mask errors. #### Step 4: Mask Fabrication N+/Contact/Metal Masks The photographic tooling plates, or "masks," are fabricated by a pattern-generation technique from the digitized coordinate information stored in the computer. # Step 5: Customizing Wafers: Collector Diffusion Contact And Metal The prefabricated I<sup>2</sup>L wafers containing the P-type base diffusion and the gate "fingers" are customized into completed monolithic LSI chips using the custom IC tooling generated in Steps 3 and 4. #### Step 6: Assembly/Test And Prototype Delivery The completed monolithic chips are first evaluated on the finished IC wafer, and later assembled, electrically tested and delivered as the completed prototypes. The amount of electrical testing done on the initial prototypes depends on the customer's specific needs and requirements. # CH HAI HSTIS # **LINEAR SEMI CUSTOM ARRAYS** #### **SEMICUSTOM CONCEPT** GENESIS linear semicustom ICs are uncommitted arrays of transistors and diffused resistors fabricated on a single monolithic silicon chip. Wafers are held in inventory with over 80% of the process steps completed. By application of a unique interconnect (metalization pattern, the array is converted into a "custom" integrated circuit. GENESIS semicustom ICs offer the advantages of proprietary design at a fraction of the development time and tooling cost of a "full-custom" program. Semicustom programs are ideally suited to applications where moderate production volumes are required and short prototype lead time is important. Should future production levels increase, GENESIS ICs can be converted to full custom versions, thus assuring the lowest possible unit cost. Since the design is already proven, the conversion is essentially risk free. CSC's "guaranteed investment" program provides additional savings, since a portion of the GENESIS development charges are credited against the full custom tooling. GENESIS semicustom ICs are diffused, manufactured, and tested in CSC's own facility, where we routinely support production volume from a few hundred to hundreds of thousands of circuits per month. #### **GENESIS LINEAR CIRCUITS** A broad selection of GENESIS linear arrays is available with die areas from 5800 to 20,000 square mils, and integrated component counts ranging from 200 to over 1200. Included in the product line are two unique special purpose ICs. The GENESIS 2800 is available in **Flip-Chip** form, for direct solder reflow mounting. The GENESIS 3500 is designed specifically for optoelectronic applications, and features an integrated on-chip photodetector. These two devices are fully supported by our in-house specialized diffusion, packaging, and testing capabilities. The GENESIS 2800 and 3500 are a natural outgrowth of CSC's years of experience supplying ICs in large production volumes to the hybrid and photographic industries, and their existence marks an extension of the spectrum of technology now available to semicustom users. In addition to **Flip-Chip**s and optoelectronic circuits, CSC offers several unique options and services to further enhance the scope of GENESIS IC applications. These include the extended performance option, active wafer trimming, and multichip assemblies. GENESIS package options include, in addition to industry standard dual-in-line epoxy and ceramic outlines, a selection of surface mount and transparent molded assemblies. DESIGN KIT ARRAYS are available to assist you in breadboarding a preliminary circuit. They contain appropriate quantities of linear array components that are matched to a specific Genesis™ semicustom circuit. Individual arrays are available for digital applications. | KIT | | ARR | AY KIT CONT | ENTS | | PRICE | |--------|------|------|-------------|------|------|-------| | NUMBER | 2001 | 2002 | 3001 | 2501 | 2502 | \$ | | K2000 | 10 | 5 | 1 | | _ | 25.00 | | K3000 | 25 | 12 | 2 | _ | | 60.00 | | K2001 | 10 | _ | - | _ | _ | 18.00 | | K2002 | _ | 10 | _ | | _ | 18.00 | | K2500 | _ | _ | _ | 10 | 5 | 25.00 | | K3200 | _ | _ | | 25 | 12 | 60.00 | | K2501 | _ | _ | | 10 | _ | 19.00 | | K2502 | _ | _ | _ | | 10 | 19.00 | #### **SPECIAL FEATURES & PROGRAMS** **Extended Performance:** By adding a collector diffusion option to the standard GENESIS linear process, several performance advantages are realized. - NPN transistor operating current range is extended by 50% to 100%, up to 400mA for the power devices. - NPN transistor saturation resistances are reduced by up to 50%, allowing high current loads to be driven with lower IC dissipation. - 3) A thicker oxide is grown over the collector underpasses, allowing the circuit to withstand high voltage transients while eliminating the layout restrictions typically associated with collector underpass use. **CAD Compatibility:** These GENESIS arrays are designed topographically on a uniform grid to take maximum advantage of modern computer graphics techniques. This feature allows more rapid entry of designs into our computer aided layout and mask generation system, thereby reducing turnaround time for new designs. The CAD compatible GENESIS arrays also permit remote site layout entry direct to the computer, either at an authorized GENESIS Design Center or at the customer's own facility. **Optoelectronics:** These GENESIS devices can be housed in a transparent epoxy package, along with a silicon photodetector. The result is an electrically and optically pre-tested semicustom optoelectronic component. CSC is equipped to completely design, fabricate, package, and test these assemblies in house. The GENESIS 3500 is designed specifically for optoelectronic applications, and offers the added convenience and economy of an on-chip photodetector. It is suited for a variety of optoelectronic applications requiring a light-sensitive function combined with additional signal processing capability. In addition to the built in photodetector, the 3500 contains 85 transistors and 214 resistors. allowing optoelectronic functions and systems to be implemented with a single component. Flip-Chip Technology: The GENESIS 2800 is available as an unpackaged chip with tin/lead "solder bump" terminals, designed for direct solder-reflow bonding to hybrid substrates. Since wire bonds are eliminated, GENESIS Flip-Chips offer enhanced reliability and lower costs in the manufacture of hybrid assemblies. Flip-Chips are a preferred technology for such critical applications as military and underhood automotive electronics. The GENESIS 2800 extends, for the first time, the advantages of solder bump technology to users of semicustom ICs. The 16 bumps of the 2800 can all be attached in a single solder reflow operation, along with chip capacitors and other hybrid components. GENESIS" 3500 OPTOELECTRONIC CHIP **Active Trim:** All GENESIS arrays are designed to allow limited adjustment of one or more key parameters at wafer probe. This feature makes feasible circuit performance characteristics not usually attainable within the limitations of monolithic technology. In the case of the GENESIS 3500 optoelectronic circuit, CSC can even actively trim light-dependent characteristics. **Multi-Chip Assemblies:** Certain GENESIS chips can be combined with a second chip in a modified package to form unique, powerful components. Examples include GENESIS chips packaged with discrete power transistor chips, photosensors, temperature sensing chips, and LEDs. | KIT<br>DESIGNATION | 2001 | ARRA'<br>2002 | 7 KIT CON<br>3001 | TENTS<br>2501 | 2502 | PRICE<br>\$ | |--------------------|------|---------------|-------------------|---------------|------|-------------| | K2000 | 10 | 5 | 1 | - | - | 25 00 | | K3000 | 25 | 12 | 2 | _ | _ | 60 00 | | K2001 | 10 | | | - | - | 18 00 | | K2002 | - | 10 | _ | - | _ | 18 00 | | K2500 | - | - | - | 10 | 5 | 25 00 | | K3200 | - | _ | | 25 | 12 | 60 00 | | K2501 | _ | _ | | 10 | _ | 19 00 | | K2502 | - | - | 1 | | 10 | 19 00 | #### **TEST CAPABILITIES** CSC has extensive and sophisticated in-house test facilities for all products. GENESIS IC testing is performed on advanced computer controlled test systems. All production devices are 100% functionally and parametrically evaluated, both at the finished wafer level, and in packaged form. | GENESIS TEST CAPABILITIES | WAFER<br>PROBE | PACKAGED<br>IC | |----------------------------|----------------|----------------| | DC EVALUATION | • | • | | AC EVALUATION | • | • | | HI-SPEED LOGIC SIMULATION | • | • | | ACTIVE TRIM | • | | | HIGH-LOW TEMPERATURE TEST | 1 | • | | PROGRAMMED ILLUMINATION* | • | • | | AUTOMATIC PACKAGE HANDLING | 1 | • | ### **DESIGN KIT ARRAYS** | TYPE<br>NUMBER | ARRAY<br>CONTENT | CIRCUIT<br>COMPATIBILITY | |------------------|------------------------------|--------------------------------| | CS2001<br>CS2002 | 4 small NPN<br>4 lateral PNP | 2000E<br>2000EX<br>3000F | | CS3001 | 1 small NPN<br>4 power NPN | 3000FX | | CS2501 | 4 small NPN<br>1 power NPN | 2500G/GX<br>2800/X | | CS2502 | 4 lateral PNP | 3200L/LX<br>3500/X<br>4000M/MX | Designs are usually developed with either discrete components or transistor arrays. For those customers doing their own design, we recommend standard carbon film resistors and GENESIS monolithic breadboard arrays. These arrays are made directly from the appropriate GENESIS wafer and will assure the most accurate simulation of the finished IC characteristics. #### **CUSTOMER-VENDOR INTERFACE** CSC provides one of the broadest programs of customer coverage in the industry. In addition to factory sales, applications, and engineering contacts, we are accessible through authorized regional GENESIS Design Consultants, and a worldwide network of sales representatives. We welcome direct customer contact, and will quickly put you in touch with the person or department best able to answer your questions. Sales information, literature requests, applications assistance, and other inputs are routinely handled on a direct basis. Our world-wide network of Sales Representatives can provide service at the local level, and are usually your most convenient contact for initial inputs, and for week-to-week interface with your requirements or business activity. The GENESIS Design Consultants, located regionally in the U.S.A. and in Europe are equipped to provide a number of important services. These include circuit design, applications assistance, CAD interface, test definition, breadboarding, and prototype evaluation. # I<sup>2</sup>L DIGITAL and LINEAR ARRAY GENESIS" 1100 # GENESIS 1100 SEMI-CUSTOM IC The GENESIS 1100 is a powerful semicustom array for the simultaneous integration of standard linear and digital functions without performance compromises. It is a versatile bipolar linear array to which has been added a cluster of 64 Integrated-injection logic gates. The gates are speed-power programmable over a range of 100nA to 200µA, with corresponding propogation delays of 7µs to 50ns. Special components include Schottky-clamped NPN transistors for high speed logic interfaces, and power transistors with 400mA capability. - CHIP SIZE: 98 x 124 mils - BONDING PADS: 26 - MAX OPERATING VOLTAGE: 12V - I<sup>2</sup>L GATES: 64 - MAX TOGGLE FREQUENCY: 2MHz - NPN TRANSISTORS: 102 - PNP TRANSISTORS: 41 - RESISTORS BASE: 339 - PINCH: 8 # I<sup>2</sup>L DIGITAL and LINEAR ARRAY # GENESIS 1400 SEMI-CUSTOM IC • CHIP SIZE: 119 x 148 mils • BONDING PADS: 40 MAX OPERATING VOLTAGE: 12V ● I2L GATES: 256 ● I/O INTERFACES: 18 ● BIAS SECTION— NPN XSTRS: 4 RESISTORS: 34 • MAX TOGGLE FREQUENCY: 2MHz ● LINEAR SECTION- NPN/PNP XSTRS: 69\* RESISTORS: 200 PACKAGES AVAILABLE: PLASTIC DIP 16-18-20-22-24-28-40 S-B CERAMIC 16-18-22-24-28-40 \*TOTAL OF NPN & PNP TRANSISTORS CAN NOT EXCEED 69 ~ MIX IS SELECTABLE # I<sup>2</sup>L DIGITAL and LINEAR ARRAY GENESIS" 1500 # GENESIS™ 1500 SEMICUSTOM IC Intended for single chip integration of complete systems, the GENESIS™ 1500 array provides a combination of digital and linear elements in the form of I²L gates and bipolar components. Included on the chip are 98 gates, 126 NPN transistors, 72 PNP transistors, 462 diffused base resistors (total resistance — 827KΩ) and 2 pinch resistors. The I²L devices are speed-power programmable and can be operated at currents as low as 0.1 microamp per gate. Supply voltage range is 1 to 12 volts - TOTAL COMPONENTS: 760 - CHIP SIZE (mils): 123 x 140 - BONDING PADS: 30 - OPERATING VOLTAGE: 1V-12V - PL GATES: 98 - MAX TOGGLE FREQUENCY: 2 MHz - NPN TRANSISTORS: 122 SMALL, 4 POWER - PNP TRANSISTORS: 56 LATERAL, 16 SUBSTRATE - RESISTORS 4.8K (56) 600Ω (95) 2.4K (70) 270Ω (84) 1.2K (147) 135Ω (10) 60K Dual Pinch (2) # GENESIS™ 2200E, 2200EX SEMI-CUSTOM IC The GENESIS™ 2200E and 2200EX are uncommitted arrays of transistors and resistors fabricated on a single monolithic chip. A unique metal interconnect mask is used to define the finished custom IC. The 2200EX is an extended performance version that doubles the useful operating current range of the NPN transistors. | • | TOTAL | COM | IPON | IENT | 'S: 23 | |---|-------|-----|------|------|--------| | | | | | | | - CHIP SIZE (mils): 78 x 74 - BOND PADS: 18 - TRANSISTORS: | SMALL NPN40 | Э | |-----------------|---| | MEDIUM NPN | 2 | | LATERAL PNP2 | 1 | | SUBSTRATE PNP10 | 0 | | 3.6K | .20 | |----------|-----| | 1.8K | .24 | | 900 ohms | .55 | | 450 ohme | 16 | Total resistance .... 187.4K 200 ohms..... RESISTORS: GENESIS<sup>™</sup> 2500G, 2500GX # GENESIS 2500G, 2500GX SEMI-CUSTOM IC The Genesis 2500G and 2500GX are uncommitted arrays of transistors and resistors fabricated on a single monolithic chip. A unique metal interconnect mask is used to define the finished custom IC. The 2500GX is an extended performance version that doubles the useful operating current range of the NPN transistors. - TOTAL COMPONENTS: 325 - CHIP SIZE (mils): 75 x 79 - MAX OPERATING VOLTAGE: 20V - BONDING PADS: 18 - NPN TRANSISTORS: 58 - PNP TRANSISTORS: 18 - POWER NPN TRANSISTORS: 2 - TOTAL RESISTORS: 247 # GHARRY SP SEWICONDUCTOR # LINEAR BIPOLAR ARRAY Flip-Chip # GENESIS 2800, 2800X SEMI-CUSTOM IC The Genesis 2800 and 2800X are uncommitted arrays of transistors and resistors fabricated on a single monolithic chip. They feature controlled collapse solder bumps for reflow solder attachment to hybrid substrates. A unique metal interconnect mask is used to define the finished custom IC. The 2800X offers extended performance that doubles the useful current range of the NPN transistors. - TOTAL COMPONENTS: 333 - CHIP SIZE (mils): 80 x 85 - MAX OPERATING VOLTAGE: 20V - SOLDER BUMPS: 16 - NPN TRANSISTORS: 58 - PNP TRANSISTORS: 25 - POWER NPN TRANSISTORS: 2 - TOTAL RESISTORS: 248 # GENESIS 3000F, 3000FX SEMI-CUSTOM IC The Genesis 3000F and 3000FX are uncommitted arrays of transistors and resistors fabricated on a single monolithic chip. A unique metal interconnect mask is used to define the finished custom IC. The 3000FX is an extended performance version that doubles the useful operating current range of the NPN transistors. - TOTAL COMPONENTS: 437 - CHIP SIZE (mils): 91 x 110 - MAX OPERATING VOLTAGE: 20V - BONDING PADS: 24 - NPN TRANSISTORS: 92 - PNP TRANSISTORS: 36 - POWER NPN TRANSISTORS: 4 - TOTAL RESISTORS: 305 (MICROPOWER) # GENESIS 3100, 3100X SEMI-CUSTOM IC The Genesis 3100 and 3100X are linear semi-custom arrays designed specifically for micropower applications. Using Ion-Implant technology, the chip provides more than 5 megohms of resistance. A unique metal interconnect mask is used to define the finished custom IC. The 3100X is an extended performance version that doubles the useful operating current range of the NPN transistors. - TOTAL COMPONENTS: 479 - CHIP SIZE (mils): 79 x 107 - MAX OPERATING VOLTAGE: 20V - BONDING PADS: 22 - NPN TRANSISTORS: 85 - PNP TRANSISTORS: 36 - POWER NPN TRANSISTORS: 3 - TOTAL RESISTORS: 355 86 Diffused 261 Ion-Implant 8 Pinch # GENESIS 3200L, 3200LX SEMI-CUSTOM IC The Genesis 3200L and 3200LX are uncommitted arrays of transistors and resistors fabricated on a single monolithic chip. A unique metal interconnect mask is used to define the finished custom IC. The 3200LX is an extended performance version that doubles the useful operating current range of the NPN transistors. - TOTAL COMPONENTS: 479 - CHIP SIZE (mils): 79 x 107 - MAX OPERATING VOLTAGE: 20V - BONDING PADS: 22 - NPN TRANSISTORS: 85 - PNP TRANSISTORS: 36 - POWER NPN TRANSISTORS: 3 - TOTAL RESISTORS: 355 # LINEAR **HIGH SPEED BIPOLAR ARRAY** # GENESIS™ 3300 SEMICUSTOM IC Designed for the integration of higher performance linear functions, the GENESIS™ LS One GHz process provides a component density 25% greater than conventional linear arrays. Yet they retain the flexible transistor geometries that allow most integrations to be accomplished with a low cost single dedicated interconnect mask approach. For dense applications, two layer metal (three dedicated mask levels) is available. The arrays feature four transistor geometries arranged in a macrocell matrix, combined with a wide range of diffused and ion implant resistor - 1 GHz process (NPN F<sub>T</sub>) - Single/two layer metal options permit cost/density tradeoff - Base diffused and ion implant resistors permit practical values from $50\Omega$ to $200K\Omega$ , on the same chip - Die size optimized for narrow (.150" wide) SOIC package - Macrocell architecture - Deep collector wall diffusion reduces saturation and crossunder resistance - Power supply range 1 to 14V | Component List Transistors | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------| | Small NPN Medium (100mA) NPN Lateral PNP, 2 collector Substrate PNP | 89<br>3<br>42<br>15 | | Resistors 450Ω, diffused 900Ω, diffused 1,8ΚΩ, diffused 10ΚΩ, implant 20ΚΩ, implant | 13<br>130<br>100<br>15<br>26 | | Key Performance Characteristics | | | Process bipolar, shal N+ sinker¹ diffusion Max power supply voltage Metal interconnect levels Metal pitch, μΜ Metal resistance, mΩ/square | low base<br>standard<br>14V<br>1 or 2 <sup>2</sup><br>14<br>40,60 <sup>3</sup> | | | 12<br>10<br>3<br>50<br>1000<br>5 | | | 14<br>50<br>250<br>12<br>5<br>5 | | Notes: 1. Also designated as "well", "plug", "deep N+" 2. Two layer metal is optional 3. Second value applies to the first (lower) interconne a two-level metal design | ect level of | Die size: 114 x 74 mils 20 bonding pads OPTOELECTRONIC # GENESIS 3500, 3500X SEMI-CUSTOM IC The Genesis 3500 and 3500X are optoelectronic circuits incorporating a photodetector and an uncommitted array of transistors and resistors on a single monolithic chip. They are suited for a variety of applications requiring a light sensitive function combined with additional signal processing capability. The 3500X is an extended performance version that doubles the useful current range of the NPN transistors. - TOTAL COMPONENTS: 299 - CHIP SIZE (mils): 75 x 97 - MAX OPERATING VOLTAGE: 20V - BONDING PADS: 22 - NPN TRANSISTORS: 59 - PNP TRANSISTORS: 24 - POWER NPN TRANSISTORS: 2 - TOTAL RESISTORS: 214 - ON-CHIP PHOTODETECTOR: 1 # GENESIS 3600, 3600X SEMI-CUSTOM IC The Genesis 3600 and 3600X are uncommitted arrays of transistors and resistors fabricated on a single monolithic chip. A unique metal interconnect mask is used to define the finished custom IC. The 3600X is an extended performance version that doubles the useful operating current range of the NPN transistors. Of special interest is the inclusion of two low-noise NPN transistors. - TOTAL COMPONENTS: 669 - CHIP SIZE (mils): 98 x 115 - MAX OPERATING VOLTAGE: 20V - BONDING PADS: 25 - NPN TRANSISTORS: 117 - PNP TRANSISTORS: 52 - POWER NPN TRANSISTORS: 6 - TOTAL RESISTORS: 494 # GENESIS 4000M, 4000MX SEMI-CUSTOM IC The Genesis 4000M and 4000MX are uncommitted arrays of transistors and resistors fabricated on a single monolithic chip. A unique metal interconnect mask is used to define the finished custom IC. The 4000MX is an extended performance version that doubles the useful operating current range of the NPN transistors. - TOTAL COMPONENTS: 801 - CHIP SIZE (mils): 96 x 147 - MAX OPERATING VOLTAGE: 20V - BONDING PADS: 28 - NPN TRANSISTORS: 141 - LOW NOISE NPN TRANSISTORS: 4 - PNP TRANSISTORS: 52 - SUBSTRATE PNP TRANSISTORS: 4 - POWER NPN TRANSISTORS: 8 - TOTAL RESISTORS: 592 # GENESIS™ 5000 SEMI-CUSTOM IC Intended for the integration of complex circuits, the GENESIS™ 5000 linear array has over 300 transistors and includes 20 macrocell "tiles" organized in a 4 x 5 matrix. This approach allows circuit functions to be replicated simply by transferring the layout to another cell. Nineteen of the macrocells are identical, while one is optimized for configuration as a "bandgap" voltage reference. Eight power transistors, located along one edge of the die, permit an octal buffer, dual "H" bridge driver, or quad push-pull output stage to be realized, at output currents up to 200mA. Additional features include low-offset matched NPN pairs and substrate PNP pairs for use in the input stages of op amps and comparators. - TOTAL ACTIVE COMPONENTS: 314 - TOTAL COMPONENTS: 1178 - CHIP SIZE (mils): 163 x 122 - POWER SUPPLY RANGE: 1.0 to 20V - BONDING PADS: 40 - SMALL NPN TRANSISTORS: 199 - POWER NPN TRANSISTORS: 8 - LATERAL PNP TRANSISTORS: 95 (dual collector) - SUBSTRATE PNP TRANSISTORS: 12 - TOTAL RESISTANCE (exclusive of pinch resistors): 1107ΚΩ | 152 | | | | | | | | | | | | | | | | | | 1 | э. | ık | (( | | |-----|------|--|--|--|--|--|--|--|--|--|--|----|-------|---|---|---|---|---|----|----|----|--| | 268 | | | | | | | | | | | | | | | | | | ę | )( | C | )( | | | 228 | | | | | | | | | | | | | | | | | | 4 | 45 | 50 | C | | | 64 | <br> | | | | | | | | | | | | | | | | | 2 | 24 | łC | )( | | | 14 | | | | | | | | | | | | | | | | | | | 10 | Ю | )( | | | _ | | | | | | | | | | | | J. | <br>_ | ı | 2 | n | , | | ٠. | _ | _ | | # LINEAR HIGH SPEED BIPOLAR ARRAY # GENESIS™ 5200 SEMICUSTOM IC Designed for the integration of higher performance linear functions, the GENESIS™ LS One GHz process provides a component density 25% greater than conventional linear arrays. Yet they retain the flexible transistor geometries that allow most integrations to be accomplished with a low cost single dedicated interconnect mask approach. For dense applications, two layer metal (three dedicated mask levels) is available. The arrays feature four transistor geometries arranged in a macrocell matrix, combined with a wide range of diffused and ion implant resistor values. GENESIS™ 5200 contains more than 25 general purpose cells, as well as specialized voltage reference and fuse link (for active trim at wafer probe) sections. - 1 GHz process (NPN F<sub>T</sub>) - Single/two layer metal options permit cost/density tradeoff - Base diffused and ion implant resistors permit practical values from $50\Omega$ to $2M\Omega$ , on the same chip - Macrocell architecture - Optimized voltage reference and comparator macrocells - Deep collector wall diffusion reduces saturation and crossunder resistance - Power supply range 1 to 14V | Component List | | | |-------------------------------------------------------|---------------------|----------------------------| | Transistors | | | | Small NPN | | 226 | | Medium (100mA) NPN | | | | Lateral PNP, 2 collector | | 130 | | Substrate PNP | | 22 | | Resistors | | | | 200Ω, diffused | | 16 | | 240Ω, diffused | | 16 | | 900Ω, diffused | | 910 | | 10KΩ, implant | | 8 | | 20KΩ, implant | | 4 | | 22KΩ, implant | | ė | | 30KΩ, implant | | 4 | | 24KΩ, implant | | 66 | | | | | | Key Performance Characteristic | | | | Process | bipolar, shall | | | N+ sinker¹ diffusion | , | standard | | Max power supply voltage<br>Metal interconnect levels | | 14V<br>1 or 2 <sup>2</sup> | | Metal interconnect levels | | 1012 | | Metal resistance, mΩ/square | | 40,603 | | Small NPN transistor | | 40,00 | | V <sub>CEO</sub> , min | | 12 | | Recommended operating ) | Min nA | 10 | | current range | Min, nA<br>Max, mA | 3 | | Minimum H <sub>FE</sub> at I <sub>F</sub> = 100µA | IVIAA, IIIA | 50 | | F <sub>T</sub> , @ 1mA, 5V (MHz) | | 1000 | | V <sub>BE</sub> match, adjacent transistor | rs (mV) | 5 | | Lateral PNP transistor | · () | · | | V <sub>CEO</sub> , min | | 14 | | Recommended operating | Min, nA | 50 | | current range | Max. uA | 250 | | Minimum Hee at le = 40µA | Wax, pr | 12 | | F <sub>T</sub> , @ 1mA, 5V (MHz) | | 5 | | V <sub>BE</sub> match, adjacent transistor | rs (mV) | 5 | | Notes: | · (•) | | | 1. Also designated as "well", "plug", | "deep N+" | | | 2. Two layer metal is optional | | | | <ol><li>Second value applies to the first</li></ol> | (lower) interconner | of level of | | Die size: 181 x 140 mils | |--------------------------| | | | 40 bonding pads | | | # GENESIS™ 6000 Series # **5 AMP SMART POWER MULTICHIP ARRAY** #### **FEATURES** - Power, linear and logic capability in the same package - 5A max power output capability - Overcurrent and overvoltage protection available - Thermal shutdown function available #### **APPLICATIONS** - DC and stepper motor controllers - Lamp drivers/timers - Relay, solenoid, triac drivers/controllers - DC to DC converter control circuits - Smart power amplifier - Smart voltage regulator #### DESCRIPTION The GENESIS™ 6000 smart power multichip array merges high current, analog, and I²L logic functions in a 15 lead MULTIWATT® or a 20 or 24 lead Batwing SO power package (Figure 1A). The multichip array package contains 2 power NPN transistors, capable of sinking 2.5A each or 5A total and any one of more than 12 GENESIS arrays By choosing a linear/digital bipolar array, the designer can realize smart power circuitry containing 98 l²L logic gates and 198 linear transistors. By choosing a pure linear bipolar array, the designer can realize signal processing and power circuitry requiring up to 314 small and medium current NPN and PNP transistors (see Table 1) With the flexibility this multichip array provides, the designer can quickly implement customized circuits which control and drive high current, high voltage resistive and reactive loads e.g. DC and stepper motors, relays, solenoids, triacs, and incandescent lamps. Overcurrent, over- and undervoltage protection, and thermal shutdown can also be included on chip. # POWER TRANSISTOR CHARACTERISTICS Absolute Maximum Ratings | BV <sub>CEO</sub> | 50V | |-----------------------|---------------| | DC Collector Current | 2.5A | | Junction Temperature | | | Operating Temperature | -55 to +125°C | | Storage Temperature | -55 to +150°C | # MULTICHIP ARRAY IN A 24 LEAD BATWING SO Figure 1A #### TYPICAL POWER TRANSISTOR CURVES Ta=25°C Figure 1B # MULTICHIP COMPATIBLE GIRLESTS SEMICUSTOM ARRAYS | TYPE | ARRAY | DIE | Vcc | BOND | I <sup>2</sup> L | 1/0 | | TI | RANSISTO | RS | | RESISTORS | | |--------|------------------------|-----------|------|------|------------------|------------|--------------|----------------|----------|----|-----|-----------|----| | NUMBER | | PORTS | | NPN | PNP | PWR<br>NPN | DIFFUSED | ION<br>IMPLANT | PINCH | | | | | | 1100 | DIGITAL<br>& LINEAR | 98 x 124 | 1-12 | 26 | 64 | _ | | 98 | 41 | 4 | 339 | 1 | 8 | | 1500 | DIGITAL<br>& LINEAR | 123 x 140 | 1-12 | 30 | 98 | - | _ | 122 | 72 | 4 | 462 | 1 | 2 | | 2500G | LINEAR | 75 x 79 | 1-20 | 18 | _ | _ | - | 58 | 18 | 2 | 239 | 1 | 8 | | 3000F | LINEAR | 91 x 110 | 1-20 | 24 | _ | _ | _ | 92 | 36 | 4 | 296 | 1 | 9 | | 3100 | (MICROPOWER)<br>LINEAR | 79 x 107 | 1-20 | 22 | _ | _ | _ | 85 | 36 | 3 | 86 | 261 | 8 | | 3200L | LINEAR | 79 x 107 | 1-20 | 22 | _ | - | | 85 | 36 | 3 | 347 | 1 | 8 | | 3500 | (OPTO)<br>LINEAR ARRAY | 75 x 97 | 1-20 | 22 | _ | - | | 59 | 24 | 2 | 206 | - | 8 | | 3600 | LINEAR | 98 x 115 | 1-20 | 25 | _ | _ | _ | 117 | 52 | 6 | 482 | - | 12 | | 4000M | LINEAR | 96 x 147 | 1-20 | 28 | _ | _ | _ | 145 | 56 | 8 | 576 | | 16 | | 5000 | LINEAR | 122 x 163 | 1-20 | 40 | _ | - | _ | 199 | 107 | 8 | 858 | | 6 | | 7600 | (L/LS)<br>LINEAR | 98 x 118 | 1-15 | 25 | - | _ | 10<br>DUAL | 138 | 26 | 4 | 384 | 139 | _ | | 8000 | (H.V.)<br>LINEAR | 105 x 123 | 1-50 | 23 | | _ | ZENER<br>28V | 60 | 32 | 2 | 427 | - | _ | Table 1 # SPECIFIC APPLICATION EXAMPLES # The Smart Solenoid Driver #### **Circuit Features** - Solenoid Driver corrects for solenoid delays - PWM Control permits output driver to sink 5A - Diagnostic capabilities - Microprocessor Compatible - · Continuous Control due to Feedback in Circuit # The Smart Lamp Driver with On Chip Sensor #### **Circuit Features** - Protection circuitry limits the output driver and prevents thermal runaway - On board sensor - Microprocessor compatible diagnostics signal 2000 South County Trail, East Greenwich, Rhode Island 02818 Tel: (401)885-3600 Telefax(401)885-5786 Telex WUI 6817157 Our Sales Representative in Your Area is: # LINEAR BIPOLAR ARRAY (L/LS) # GENESIS 7600 SEMI-CUSTOM IC The 7600 L/LS combines a high frequency linear process with LSTTL gate equivalent capabilities. The gain-bandwidth product of the small NPN transistors is typically 800 MHz. The resistor complement includes 384 diffused resistors with a combined value of 525K, and 139 ion-implant resistors with a combined value of over 2 megohms. The variety and characteristics of the 701 total components make the 7600 an especially versatile, and high performance chip for a wide range of linear applications. - TOTAL COMPONENTS: 701 - CHIP SIZE (mils): 98 x 118 - MAX OPERATING VOLTAGE: 15V - BONDING PADS: 25 - NPN TRANSISTORS: 138 - PNP TRANSISTORS: 26 - POWER NPN TRANSISTORS: 4 - DUAL DIODES: 10 - TOTAL RESISTORS: 523 # LINEAR BIPOLAR ARRAY (50V) GENESIS" 8000 # GENESIS 8000 SEMICUSTOM IC The GENESIS 8000 is a linear semicustom array designed specifically for higher voltage applications, such as industrial control and automotive electronics. The chip can operate at power supply voltages up to 50 volts. A programmable bandgap reference/regulator, with a 20mA output current capability, is included on the array. Programmable range is 1.2 to 20V. To improve utilization density relative to conventional high voltage linear arrays, the chip is designed in two separate sections with different voltage capabilities. The 50V section contains the voltage regulator plus 24 uncommitted transistors (16 NPN, 6 PNP and 2 power NPN). The remainder of the array has a 20V operating voltage limit. Typically, the high voltage devices are used to realize input/output interfaces, buffers, and load drivers, while the functional performance circuits are accomplished with the more densely packed 20V components. - TOTAL COMPONENTS: 522 - CHIP SIZE (mils): 105 x 123 - MAX OPERATING VOLTAGE: 50V - BONDING PADS: 23 - NPN TRANSISTORS: 60 - PNP TRANSISTORS: 32 - POWER NPN TRANSISTORS: 2 - RESISTORS: 427 (508K TOTAL) - BANDGAP REFERENCE: 1.25V TO 20V, UP TO 20 mA # ROBERT J. MAIGRET Manager, Semicustom Programs # A MICROPOWER LINEAR/DIGITAL SEMICUSTOM ARRAY The CS-1400 is a bipolar semicustom chip that combines a 256 gate logic array, a 69 transistor linear array, and 18 programmable interface cells on a single IC. Whereas the typical gate array is "personalized" with a single discretionary inter-connect mask, the CS-1400 is *multi-mask* programmable. This approach offers several significant advantages: - Enhanced packing density of the integrated injection logic array, with gate utilization levels of 90% readily attainable. - Selectable transistor designations and multiple device geometries - only the location and overall size of the linear array transistors are predetermined. - Open resistor field the value, mix, location, width, and orientation of the linear array resistors are discretionary rather than fixed. # CENESIS" 1400 A key advantage of integrated injection logic is programmable power consumption/gate delay. The CS-1400 gates can be operated at currents in the range of 10nA to 400uA (per gate). Corresponding propogation delays are approximately 100uS to 40nS. For low frequency applications, the power consumption characteristics are comparable to CMOS arrays (the operating voltage of the bipolar I<sup>2</sup>L gates is only approximately 650 millivolts). The successful integration of a low-power linear/digital system is often dependent on the achievement of similar power supply current reduction in the linear section. The design of linear functions for minimum current drain is extremely difficult, given the range of diffused resistor values typically available on semicustom chips. Sheet resistivity is typically 125 to 200 ohms/square, and the largest practical value for a diffused (base) resistor is 50K to 100K. Larger values are possible with pinch resistors, but their poor tolerance is inappropriate in many cases. The CSL-1400 is a *micropower* version of the CS-1400 that addresses the challenge of low power linear circuit implementation by providing *ion-implanted* as well as diffused resistors. The ion implant resistors have a standard sheet resistivity of 2K ohms/square; values up to 0.5 megohm are practical. An alternate sheet resistivity of 5K ohms/square is available on special order. Both implant and base resistors can be intermixed in a circuit; there is no difference in layout rules. # CSL 1400 MASK LEVELS **GENERIC** DISCRETIONARY BURIED N ISOLATION DEEP N(WELL) PASSIVATION BASE ION IMPLANT EMITTER CONTACT METAL INTERCONNECT 9 # ACHIEVING MINIMUM SUPPLY CURRENT WITH THE CSL-1400 Integrated injection logic exhibits some unique characteristics that provide important advantages to the micropower linear/digital circuit designer. The most significant of these is the concept of stacked circuit functions. This is simply a design technique whereby the logic and linear functions are in series, rather than in parallel across the power supply rails. The feasibility of stacking results from the low voltage drop of the digital gates, approximately 650 millivolts. This drop is essentially independent of the number of gates. #### **CONCEPT OF FUNCTION "STACKING"** Utilizing stacked functions, the entire digital content of a complex IC can be inserted in the negative buss return of one of the analog blocks. Thus, all of the logic can be accomplished without any contribution to the total IC current drain, since we are re-using current already committed to an analog function. In the case of the analog circuitry, supply current management techniques include liberal use of ion implant resistors, combined with active loads. With an active current sink consisting of a diode biased NPN transistor and implant emitter resistor, programmed current levels as low as 10nA are practical. I<sup>2</sup>L gates can also be employed as constant current sinks, a technique that eliminates the emitter resistor altogether. CSL-1400 integrations can usually be designed to require lower worst-case power supply current than an equivalent discrete realization of the circuit comprised of standard low power linear and digital CMOS devices. While the typical standby current of 400 series CMOS gates is very low, guaranteed worst-case consumption is 5-10uA per package at +20°C and 25-75uA at +85°C. By contrast, the equivalent logic functions integrated as a stacked CSL-1400 digital block consume effectively zero standby current at both temperatures. The analog circuitry can generally be designed to exhibit standby current identical to a discrete equivalent. In many systems, further current reductions can be accomplished by power-up and power-down techniques that selectively deactivate circuits in the standby mode. #### **APPLICATIONS** This chip is most suitable for systems that will tolerate digital gate propogation delays on the order of a microsecond for most of the logic. The higher injector currents required to improve the response time predicate standby current levels that are inconsistent with a micropower circuit. In cases where fast performance is limited to a percentage of the total gate count, separate injector rails can be employed, thereby minimizing the overall current drain impact. The advantages of micropower linear/I<sup>2</sup>L are best realized in applications where system operating power is derived from limited capacity sources, such as batteries, stored capacitor charge, and data line scavenging (where a single conductor is used for data in, data out, and power). Typical of these applications are security subsystems, transducer interfaces, and low frequency infrared data transmitters. # CHERRY ? SEMICONDUCTOR. #### **APPLICATIONS NOTE** # 3500 OPTOELECTRONIC ARRAY # CHANDESTS" ROBERT J. MAIGRET Manager, Semi-custom Programs #### INTRODUCTION Semi-custom Arrays, by offering the advantages of a proprietary circuit at a fraction of the tooling cost and time of a "full custom" program, have extended the availability and practicality of Custom ICs to a broad spectrum of new applications. Present arrays are, for the most part, "general purpose" in nature, designed for universal applicability. This is especially true in the case of linear arrays; whereas some degree of specialization is provided in the digital realm by various technology options (ECL, CMOS, I<sup>2</sup>L, etc.). The GENESIS 3500, by contrast, is a linear special purpose semi-custom array, designed expressly for optoeletronic applications. Fabricated with bipolar technology, it features an integral "on chip" silicon photodetector Applications encompass both linear systems and pulsed light to signal converters operating at frequencies up to 100 KHz. Device "personalization" is accomplished with a unique metal interconnect pattern; wafers are prefabricated up to this processing step and held in inventory. #### **DESCRIPTION** The GENESIS 3500 is an uncommitted linear array consisting of transistors and resistors combined with a photodetector on a single monolithic chip. Figure 1 is an overall drawing of the array; Figure 2 provides a listing of components. Die size is 75 x 97 mils; the photodetector is approximately 29 x 29 mils, with an active area of 0.5 mm<sup>2</sup>. Two high current NPN transistors provide the capability to drive relays and lamps directly. | 000 | |----------| | | | | | | | | | | | | | | | | | | | FIGURE 1 | - 22 Bonding pads - 57 Small NPN transistors - 24 PNP Transistors - 2 NPN Transistors, 10X - 2 High current NPN transistors 224 Resistors 20 200 ohm 60 450 ohm 64 900 ohm 36 1.8K 26 3.6K 8 60K pinch FIGURE 2 # **EXTENDED PERFORMANCE (3500x)** The 3500 is available in two versions, Standard and Extended Performance. The standard version is fabricated with a 7 mask Bipolar process, a process essentially identical to that used to manufacture linear semi-custom arrays available from several suppliers. The extended performance option differs from the traditional process by addition of a collector wall (or "sinker") masking and deep N+ diffusion. The primary beneficiary of this added step is the NPN transistors. The collector wall diffusion provides a low resistance path for collector current to reach interconnect metal deposited on the top surface of the chip. The net effect is an increase of up to 100% in the operating current range of the NPN devices, combined with up to a 50% reduction in their collector emitter saturation voltage. This translates to enhanced load current drive capability without an increase in chip power dissipation. Figure 3 depicts a cross sectional view of NPN transistors fabricated with the standard and extended performance processes.An ancillary benefit derived from the collector wall diffusion is a thicker insulating oxide growth over the collector underpasses. This increases the typical crossunder sustaining voltage from 200 to over 500 volts, thereby enhancing the ability of the IC to withstand supply and input voltage transients without damage. #### COMPONENT CHARACTERISTICS performance versions of the array The values given for NPN together saturation voltage assume that all collector contacts are Figure 4 summarizes the electrical performance parameters—used. The lateral PNP transistors, which have 2 independent of the components comprising the standard and extended collectors are characterized with the collectors connected #### COMPONENT ELECTRICAL CHARACTERISTICS | TRANSISTOR | s | s | S NPN | LATE | RAL PNP | POV | VER NPN | |------------------------------------|---------|----------------|-------------------|--------------|-------------------|---------------|-------------------| | | | TYP | 3 SIGMA<br>LIMITS | TYP | 3 SIGMA<br>LIMITS | ТҮР | 3 SIGMA<br>LIMITS | | V <sub>Cf</sub> | v | 25 | 20 | 35 | 20 | 25 | 20 | | Icer = 15V | .А | 001 | 05 | 005 | 01 | 02 | 10 | | VEBC | v | 70 | 65-75 | 35 | - | 70 | 65-75 | | h <sub>FE</sub> a 10.A 5V | | 100 | 40-300 | 25 | 7-80 | - | - | | h <sub>FE</sub> <u>9</u> 100,,A 5V | | 120 | 60-360 | 20 | 5-80 | - | - | | h <sub>FE</sub> @ 10mA 5V | | 100 | 40-300 | - | - | 100 | 40-200 | | h <sub>FE</sub> @ 100mA 5V | | - | - | _ | - | 100 | 40-200 | | R <sub>SAT</sub> @ 10mA | Ω | 50 | 30-80 | 500 ( | @ 0 1mA) | 6 | 4-10 | | R <sub>SAT</sub> @ 10mA # | n | 25 | 20-60 | - | - | 4 | 2-6 | | R <sub>SAT</sub> @ 100mA | 2 | 1 | - | - | - | 6 | 4-10 | | R <sub>SAT</sub> @ 100mA | C | - | - | - | - | 4 | 2-6 | | ft A | ИНZ | 400 | - | 4 | - | 350 | - | | OPERATING<br>CURRENT RANG | E | 0 1μA to 20mA | | 0 1سA to 1mA | | 1,ıA to 150mA | | | OPERATING<br>CURRENT RANG | ∦·<br>E | <b>A</b> سرا 0 | to 50mA | 4ىر1 0 | to 1mA | 1μA t | o 300mA | | RESISTORS | | 1.8K | : | 3.6K | 30K, 60K | | | |-------------------------------|-------|------------|-------|--------------|----------|---------------|--| | | TYP | 3 SIGMA | ТҮР | 3 SIGMA | TYP | 3 SIGMA | | | ABSOLUTE<br>TOLERANCE | 10% | · 25% | 10% | · 25% | · 50% | + 100%<br>50% | | | MATCHING*<br>IDENTICAL VALUE | .0.8% | -3% | -0.8% | -3% | -20% | _ | | | TEMP %/°C<br>COEFFICIENT | +0 14 | + 08- 2 | +0 14 | + 08- 2 | +10 | - | | | BREAKDOWN<br>VOLTAGE-VOLTS | 35 | - | 35 | - | 6.5 | 6-8 | | | MAX D.C VOLTAGE<br>DROP-VOLTS | - | 13.4 | - | 19 | - | 6.0 | | | | 100 | 100Ω, 200Ω | | <b>450</b> ∩ | | 900∩ | | | | TYP | 3 SIGMA | ТҮР | 3 SIGMA | TYP | 3 SIGMA | | | ABSOLUTE<br>TOLERANCE | 15% | · 30% | 10% | · 25% | 10% | · 25% | | | MATCHING*<br>IDENTICAL VALUE | -15% | ÷5% | -1% | ±3% | -0.8% | -3% | | | TEMP. %/°C<br>ÇOEFFICIENT | +0 14 | +.08- 2 | +014 | + 082 | +0.14 | +.08- 2 | | | BREAKDOWN<br>VOLTAGE-VOLTS | 35 | - | 35 | - | 35 | - | | | MAX D.C VOLTAGE<br>DROP-VOLTS | - | 4.5 | - | 6.7 | - | 9.5 | | FJGURE 4 #### **PHOTODETECTOR** The GENESIS 3500 photodetector is designed to permit connection as a photodiode or phototransistor. The diode configuration exhibits superior linearity and temperature stability, but lower sensitivity than the phototransistor connection. The detector consists of an NPN transistor with a large area base-collector junction (see Fig. 5 for equivalent circuit) The photodiode configuration is obtained by leaving the emitter contact open. Note that in addition to the base-collector photosensitive junction, there is a parasitic photodiode (collector-substrate). If the detector is configured as a photodiode with the collector current being monitored, the collector-base and collectorsubstrate photosensors are in parallel. This increases the sensitivity slightly (5-10%), but approximately doubles the capacitance. Configurations that place the collector-substrate junction between two unmeasured nodes are preferred when response speed must be optimized. #### PHOTODETECTOR EQUIVALENT CIRCUIT #### PHOTODETECTOR CHARACTERISTICS | Usable Spectrum | 450-1050 | nM | |------------------------------------|-------------|-----------| | Radiometric Sensitivity at 900nM | 2 (200*) | nA/mW/cM² | | Photopic Sensitivity | 0.35 (350*) | nA/LUX | | Dark Current @ 0 6V | 0 1 (10*) | nA | | Capacitance, Сс-в @ 0V | 55 | pF | | Capacitance, C <sub>C-s</sub> @ 0V | 60 | ρF | <sup>\*(</sup>Phototransistor Configuration) #### FIGURE 6 <sup>#</sup> Extended performance version # **SPECIAL COMPONENTS** The 3500 contains two NPN transistors with 10X emitters. These are particularly useful for current scaling circuits and bandgap voltage regulators. Since there are 10 separate identical emitter sections, they can be used selectively to obtain emitter ratios from 2:1 to 10:1. Each emitter section is identical in size to the emitter of the small NPN transistors. Figure 7B is a drawing of the fuse link array available on each chip. These links can be selectively opened during the wafer probe test operation. This provides the ability to active trim a circuit electrical or optical parameter. This feature is ideal for applications such as adjusting an onchip voltage reference, trimming the trip point of a lightsensitive comparator function, or reducing the offset voltage of an operational amplifier #### **DESIGN CONSIDERATIONS** The design of circuit functions for optoelectronic ICs in many cases does not require any special considerations. Two significant exceptions are the photodetector-to-signal processing interface, and the effects of incident light on the circuit (since every transistor is also a small phototransistor). Figure 8 shows several light measurement circuits applicable to the 3500 array. Each of these techniques is designed to extract photocurrent at a fixed reverse voltage, minimizing the charging and discharging of the detector-capacitance with changes in light level. Photocurrent measurement is usually preferred to photovoltaic, since the current is directly proportional to illumination and linear over 5 orders of magnitude. In addition, a reverse bias reduces the junction capacitance. Note that circuit (B) places the collector substrate diode between a low impedance node and common, out of the measurement loop. Circuits (D) and (E) are designed to operate the detector at zero volts (short circuit current mode). This configuration provides the lowest possible dark current. #### PHOTOCURRENT EXTRACTION TECHNIQUES With regard to stray photocurrents, this can be a problem for designs where the operating conditions include high values of illumination. The light-induced leakage currents can cause circuit malfunctions, especially at high impedance modes. There are three solutions: - Circuit designs that avoid high impedance "off" states at bright light levels. - 2. Use of compensating photocurrent sources. - Selective masking of the chip to attenuate the illumination impinging all transistors except the detector. This can be accomplished by depositing a layer of aluminum above the passivation. The term "compensating photocurrent source" refers to a transistor added to a circuit for the purpose of providing a light induced current that effectively compensates stray photocurrents. Figure 9 shows a transistor (Q6) added to compensate the light-induced leakage current of Q1, which if uncompensated would tend to turn on Q2 at bright light levels. The advantage of this solution is its negligable impact on the cost of the IC, whereas the metal overcoat approach adds process steps and therefore expense. #### STRAY PHOTOCURRENT COMPENSATION 9 #### **DESIGN AIDS** To assist in the modeling of optoelectronics circuits for integration using the GENESIS 3500, there are available "breadboard" kit arrays. These include photodetectors and transistors housed on transparent molded packages. These kit arrays permit the modeling of both optical and electrical performance, as well as the effects of stray photocurrents. In addition, there are available packaged functional circuit blocks (macrocells). #### **PACKAGING & TESTING** The following packages are available for GENESIS 3500 assembly - 8 Lead DIP outline with integral recessed window. - 8 Flat Pack. - 14L and 16L DIP Industry Standard Outlines. #### **BREADBOARD KIT MACROCELLS** FIGURE 10 All packages are molded transparent epoxy. This packaging capability is fully supported by specialized test apparatus that includes computer controlled light sources at both wafer probe and final test. Figure 11 is a block diagram of the test light source. The lamp is operated at a fixed, regulated current to establish a known color temperature of 2850K. The filter assembly shifts this color temperature input to 4700K. A servo-controlled variable iris regulates the input to an optical integrating sphere. The output of the sphere is coupled to the IC under test and servo control loop via fiber optic cables. Programmable range of the source is 0.1 LUX to 200 LUX. #### **TEST LIGHT SOURCE** #### PHOTODIODE SPECTRAL RESPONSE CHARACTERISTIC PHOTODIODE SPECTRAL RESPONSE CHARACTERISTIC. FIGURE 12 # CENTESIS" GENESIS light sensitive semi-custom IC's consist of a silicon photodetector combined with a custom designed monolithic chip and housed in a transparent package. This concept allows optoelectronic functions and systems to be implemented with a single component, often in less space and at a lower cost than an equivalent discrete circuit. Elimination of external photodetector connections reduces errors due to stray leakage paths. The availability of combined photodiode/discretionary masked linear array assemblies has made custom optoelectronic components practical for applications with volume requirements as low as 10,000 pieces. GENESIS light sensitive IC's are particularly well suited to analog control applications. The photodetectors exhibit good linearity over a photocurrent range of 50 picoamps to 50 microamps. Currently, two photodetector sizes, three semi-custom "control chip" arrays and two package options are available. The arrays are all bipolar and are customized by adding a unique interconnection pattern to a pre-processed wafer. Each interconnection pattern defines a new custom IC. Both detectors are silicon photodiodes and are identical except for active area. The anode is always connected to the substrate. This allows a mechanically stronger lead frame design and permits the photodetector-to-control chip interconnect to be accomplished with a single internal wire. PHOTODIODE SPECTRAL RESPONSE CHARACTERISTIC #### **ARRAYS** | DESIGNATION | SIZE (mile) | NPN | PNP | R | BOND PADS | Vcc RANGE | |-------------|-------------|---------|-----|-----|-----------|------------| | 2000E | 70 x 70 | 48 | 15 | 124 | 18 | 0.7 to 20V | | 2500G | 75 x 79 | 58/2" | 18 | 247 | 18 | | | 3000F | 90x110 | 92 / 4* | 36 | 305 | 24 | " | <sup>\*</sup> POWER TRANSISTORS #### **DETECTORS** | DESIGNATION | SIZE(mils) | ACTIVE AREA | USABLE SPECTRUM | SENSITIVIT | Y, TYP | CAPACITANCE | DARK CURRENT | |-------------|------------|--------------------|-----------------|------------|------------|--------------------|--------------| | | | | | PHOTOPIC R | ADIOMETRIC | (OV) | (0.6V, +50C) | | 809 | 44 x 44 | | 450-1050 nM | OT NA/LUX | NA/MW/CM2 | IOO <sub>P</sub> F | 2 NA | | 811 | 50 x 50 | 1.5mm <sup>2</sup> | 450-1050 nM | LINA/LUX 4 | NA/MW/CM2 | 150 pF | 3nA | \*AT 900 M The transparent DIP package has the same lead spacing and is approximately the same size as a standard 8 lead "Mini-Dip" A molded-in recess on the top surface is provided directly over the detector. This reduces abrasion of the light sensitive surface during handling and also can be used as a filter retainer. Pin 5 is internally connected to the detector anode and control chip substrate. The transparent 8 lead flatpack is ideally suited to applications where minimum size is essential. Pins 1, 5 and 8 are all interconnected internally in order to adequately support the bond pads. Since these leads are committed to the substrate and detector anode connections, pinout is limited to 6 leads. PHOTOCURRENT EXTRACTION: Configuration of the photodiode as a current generator provides several orders of magnitude of useful signal, proportional to illumination. Configured as a voltage source, the photodiode output is limited to a narrow range and is nonlinear. This drawing depicts 4 useful current-mode configurations. All are designed to provide a buffered current source whose value is equal to or a multiple of the detector current. Circuit 1A is simply a "Wilson" current mirror and is most useful when the supply rail is regulated. Above 5 volts, the detector leakage current will restrict the minimum attainable sensitivity. Circuit 1B adds an NPN buffer device to allow the detector voltage to be established independent of Vcc. Circuit 1C utilizes an op amp to operate the detector at zero volts. This provides the lowest dark current and best linearity. Since the output is a voltage, overall dynamic range is reduced, although a diode can be substituted for the feedback resistor to compress the range logarithmically. Linearity at low currents is degraded by the input bias currents of the op amp. FIGURE 1 PHOTOCURRENT EXTRACTION TECHNIQUES Circuit 1D provides the widest dynamic range and best linearity possible with an all bipolar circuit. This circuit has been used to extract detector currents over the range of 50pA to 10uA. The detector voltage is within 30mV of zero throughout the range. Disadvantages of this configuration include the necessity of an external compensating capacitor and a slow response time at low light levels. #### SHORT CIRCUIT CURRENT EXTRACTOR 5. COMPLETE AMPLIFIER: Combines Circuits 3 and 4. Note that the "KT/Q" terms cancel and that the gain is established by emitter current and resistor ratios. Useful gain range is 1 to 200. Above 200, base current errors cause the gain to be lower than the programmed value. 3. PROGRAMMABLE PHOTOCURRENT AMPLIFIER: This circuit is ideal for increasing the value of the photocurrent by a fixed multiple. The gain is constant over a wide current range and is temperature independent when programmed with Circuit 4. 6. AMPLIFIER WITH SELECTED GAIN: By switching inand-out additional transistors, the gain can be selected remotely. In this example, the added NPN provides additional gain to establish a hysteresis loop. When the photocurrent exceeds a threshold value, it is abruptly increased to ensure a positive switching action. 4. PROGRAM VOLTAGE SOURCE: N3 and N4 are operated at half the emitter current density of N2, to establish a ΔVBE of approximately 18mV at 25C. The R2/R1 ratio is used to raise the voltage to the desired level. Q1 is used as a start-up device. GAIN PROGRAMMING VOLTAGE SOURCE 7. COMPARATOR: If the amplified photocurrent is returned to the supply rail through an external resistor, a light dependent voltage is established. To provide a load switching function at a programmed light level, a voltage comparator can be used. This simple comparator configuration has a common mode input range from zero to Vcc-1.8V and provides voltage hysteresis to ensure positive switching action. 8, 9. A COMPLETE OPTOELECTRONIC SYSTEM: This circuit has been fabricated using the CS-2500 and 811 Detector It is a general purpose optoeletronic system that can be configured for multiple applications. The individual blocks are described below. FIGURE 9 10. PHOTOMETER: Consists of a variation of photocurrent Extractor 1B and a programmed current amplifier. 11 COMPARATOR: The use of Darlington NPN input stage provides very low input bias currents. #### APPLICATIONS NOTE: GENESIS SEMI-CUSTOM OPTOELECTRONICS, CONTINUED # QUESTIONS and ANSWERS GENESIS™ SEMICUSTOM ICs #### **MANUFACTURING** ## Q. Where are GENESIS ICs manufactured? Does CSC<sup>™</sup> process their own wafers? A. All GENESIS wafers are fabricated in our East Greenwich. RI facility. Packaging is sourced at several locations. #### Q. Can CSC handle high volume production requirements? A. We routinely ship in excess of one hundred thousand devices per month of a single GENESIS IC type. An inventory of several thousand pre-processed GENESIS wafers assures a rapid ramp-up to high volumes. ## Q. If my production requirements increase, can CSC manufacture a "full custom" version of my IC? What expense is involved? A. Since much of our business is full custom and application specific ICs, we are fully staffed and equipped to convert your *GENESIS* design to a higher level of integration. This generally involves a dedicated CAD layout and generation of a complete set of photomasks. The cost depends on chip size, and is typically in the range of \$15,000 to \$30,000. #### Q. Can GENESIS ICs be multiple sourced? A. In most cases, yes, since the arrays of other semicustom manufacturers are topographically similar to ours. You would contract integration of your IC separately with each vendor, as the interconnect mask of one supplier will not align with the pre-processed wafers of another, even when the topography appears identical. A disadvantage of multiple sourcing is higher unit pricing, since each vendor only produces part of the total production volume. Additionally, the cost of artwork, photomasks, prototypes and test programs are incurred more than once. #### Q. If my IC is single sourced by CSC, how can I be assured of continued delivery? A. CSC has instituted a number of steps that may preclude the need for multiple sourcing: - 1. We maintain an uncommitted pre-processed wafer inventory of several thousand wafers. - 2. An alternate source has been qualified to manufacture GENESIS wafers, should the need arise. - 3. Database copies of all CAD layout files are maintained at a remote location. - 4. The original photomask reticles are stored at another remote site. - Packaging is multiple sourced. - 6. CSC, will at your request, and based on a firm scheduled delivery commitment, produce an inventory of finished wafers and/or packaged ICs. #### **DESIGN and INTEGRATION** #### Q. What services are included in your "integration"? - A. Assuming that you provide a circuit schematic and layout, CSC performs the following steps: - 1. Our engineers will review the design for potential problems. - 2. Your circuit and layout are cross checked for accuracy. - 3. The layout coordinates are entered (digitized) into our CAD system. - 4. A second schematic to layout verification check is performed. - 5. A design rule check program is run to ensure compliance. - 6. The data is converted to pattern generator format and output on magnetic tape. - 7. The dedicated level photomask(s) is fabricated. - 8. A wafer is processed using the custom photomask(s). - 9. The wafer is diced, prototypes are assembled in ceramic DIL packages and functionally tested. #### Q. How many prototypes are included? A. You may select either 20 functionally tested or 40 untested prototypes. If the functional test requires other than DC measurements, you must supply us with a functional test apparatus. #### Q. Can we purchase additional prototypes? A. Yes. Price, minimum quantity and delivery can be quoted on an individual basis. #### Is there an additional charge for test programs? The cost of production test program generation is included in our integration charge. But we do not proceed to tually write the program until the prototypes have been approved and we have a delivery release for production quantities. #### What do you define as "production quantities"? A minimum of 10,000 ICs deliverable over one year. #### Does CSC require a production volume purchase commitment? Both IC integration and layout are available as "stand alone" services, with no further commitments required. #### Do vou offer design services? IC circuit design service is available directly from CSC to customers with a minimum production requirement of 100,000 aces per year. IC design is a "bundled" service, available only combined with layout and integration. #### What is the typical design charge for a GENESIS IC? \$15,000 to \$25,000. #### What does it cost to make a change to my IC? The integration charge for a design iteration is 50% of the original cost. The charge for relayout service depends percentage of the circuit impacted: - <33% impacted...... 50% of applicable layout charge. - >33% impacted.....100% of applicable layout charge. layout charge does not apply if you do the modifications yourself on a GENESIS layout sheet. #### I am not prepared to design my own IC, but my production requirements are small. What options do I have? CSC can recommend independent contractors that offer IC circuit design on a fee for service basis. We have designated ecific vendors as "**GENESIS** Authorized Design Consultants". These sources have been qualified by us regarding air semicustom IC design capability, and have direct access to our design tools and engineering staff. #### How proprietary is my IC? CSC guarantees not to sell your *GENESIS* IC to a third party, or integrate a direct copy, without your written consent. Further agree not to divulge any details of the IC to others without your permission, unless this information is already the public domain. To discourage another party from copying your chip, we automatically register the dedicated photomask ttern(s) with the United States Copyright Office, under the Semiconductor Chip Protection Act, at no expense to you. #### What is the delivery time for GENESIS prototype integration? If you supply us with a circuit schematic and completed layout sheet, lead time to prototypes is 6 to 8 weeks for ear chips and 10 to 12 weeks for digital integrations. If CSC performs the IC layout, allow an additional 2 weeks. #### What is the production lead time after approval of samples? For linear ICs in standard dual-in-line plastic packages, 8 weeks to first delivery. Digital ICs and other package styles quire up to 3 additional weeks. #### ST and QC #### Are production ICs tested 100%, or on a sample basis? All packaged *GENESIS* production ICs are tested 100% both at the wafer level and as a finished assembly, at +20C. addition, a sample from every lot shipped is subjected to further testing as part of our standard outgoing QC procedure. packaged ICs (dice) are 100% electrically tested at wafer probe, 100% visually inspected after sawing, and sample spected at outgoing QC. ### Are there any standard outgoing quality criteria for GENESIS ICs? All outgoing lots are inspected to MIL-STD 105D, single sampling plan. Our standard lot acceptance levels is 0.065% actrical parametric AQL. The parametric AQL applies to all test parameters supported by a worst case analysis (3 ma limits) supplied by the designer of the IC. #### Is 100% burn-in available? Yes, at extra cost. Both static and dynamic burn-in are available. There is a non-recurring tooling charge to design d build the burn-in boards. The amount depends on the burn-in cycle, test circuit complexity and the quantity of to be shipped per month. Longer burn-in times increase the number of board positions required to support a given p level. We usually recommend a 24 hour, +135C cycle. There is normally an additional 100% electrical test after rn-in. #### Is testing available at temperatures other than +20C? Yes. CSC has the capability to provide 100% testing at temperatures from -55C to +150C, at extra cost. #### QUOTATIONS and GENESIS ONLINE™ SYSTEM #### Q. What information is required to obtain tooling charge and unit price estimates? - A. 1. The GENESIS chip to be quoted. - 2. Approximate number of NPN and PNP transistors in your circuit. - 3. Package style and number of pins. - 4. Quantity requirements. #### Q. How do I actually obtain the quote or estimate? A. CSC provides a number of options for convenient, fast and accurate response: - Phone our nearest representative with the details listed in the previous question. Response is normally provided within 1 working day. CSC has sales representatives throughout the U.S.A., and in selected locations in Europe and the far east. - 2. Phone the factory directly (GENESIS sales). Verbal response is often provided the same day, with a follow up letter or telex. - For an instant quote, phone the GENESIS onLine™ technical bulletin board system. This service is available 24 hours a day\*, 7 days a week, exclusively for use of our customers. To access this system, you must first register and obtain a password; there is no cost or obligation. - \*Except for system maintenance periods, 4 to 8 hours per week. #### Q. What exactly is the GENESIS onLine™ technical bulletin board system? A. A telephone-accessible computer database located in our factory. You are automatically connected to the computer when you reach the **GENESIS onLine**\*\* phone number. #### Q. What services are available? - A. 1. GENESIS onLine™ Quote . . . instant quotations for production pricing, integration charge, and layout service. - GENESIS design library CAD downloads. These are files that can be electonically transferred from our computer to yours. Included are SPICE® and PSPICE® models for the GENESIS IC components, and netlists for the predesigned circuits in the design library. These files are regularly updated and expanded. - 3. Message board . . . where you can leave inquiries for our engineers, obtain additional information, order breadboard arrays, etc. The Technical Bulletin Board System is provided as a service for the exclusive use of registered qualified engineers, buyers, and our customers. #### Q. How do I access this service? A. First you must register with us (contact either our local representative or sales department), and receive a log on password. We will need to know what type of computer you are intending to use so that we can format the data properly for your terminal. Access to this system is controlled and limited for two reasons: to maximize the availability of the system, and to exclude "hackers" (and competitors). You will be given the dedicated phone number, and a short manual describing how to use the system. #### Q. What hardware do I need? A. **GENESIS onLine™** supports IBM compatible computers. In addition to the PC, you will need either a 300 BPS or 1200 BPS modem and a terminal emulation software package. While the TeleQuote program can be operated from most terminals, the PSPICE® netlists will probably only be useful to those with MS/DOS® computers. #### Q. What is the GENESIS onLine™ character transmission protocol? A. Full duplex. 10 bit characters, consisting of 1 start bit, 8 data bits, and 1 stop bit; no parity. We also support the CP/M XMODEM protocol for error-free downloads. This option can be selected while online. #### Q. How long is an "onLine" quotation valid? Are there any other stipulations? - A. The quotation is valid for 30 days and the following stipulations apply: - 1. The GENESIS chip, component utilization, package style and package size are as specified. - 2. The resistance requirements of the circuit are within the physical layout constraints of the chip selected. - 3. All test parameters are attainable on a worst-case basis; designer must supply supporting computations. - 4. Only DC tests at 20C will be performed; up to 2 tests per device pin. | General Information | 1 | |----------------------------|----| | Quality Assurance | 2 | | Memory Management Circuits | 3 | | Power Supply Circuits | 2 | | Motor Control Circuits | 5 | | Automotive Circuits | 5 | | Sensor Circuits | 7 | | Packaging Information | 3 | | Semicustom Bipolar Arrays | 9 | | Custom Circuits | 10 | ## **CUSTOM CIRCUITS** ## **Experience & Capabilities** Since its beginning in 1972, Cherry Semiconductor has maintained a strong commitment to excellence in the design and manufacture of bipolar integrated circuits. Over the years CSC has expanded and is now a major supplier of custom bipolar ICs for Automotive, Memory Management (Computer Peripherals), Power Supply and Motor Control applications. Processing technologies include Linear Bipolar, I<sup>2</sup>L Digital, Linear I<sup>2</sup>L combinations on the same chip, Optoelectronic Circuits, Low Power Schottky and Flip-Chip Metallurgy. CSC has the design engineering expertise to take a custom circuit from concept to finished product. A full array of design tools is employed to ensure that the final product meets all customer requirements. These include worst-case circuit analysis utilizing the PSPICE computer aided circuit simulation program, complete CAD facilities for interactive color-graphic circuit layout and pattern generation, and in-depth statistical process control. Our modern plant has been furnished with the latest processing and production equipment, including microprocessor controlled diffusion furnaces, projection mask aligners, vertical epitaxial reactors, electron beam evaporators, sputtering systems, scanning electron microscope (SEM), and computerized testing stations. All critical processing steps are performed in a VLS I environment in Class 100 clean rooms, specially controlled for temperature and humidity, and isolated from external vibration. Of equal importance to our extensive experience and modern manufacturing facilities, is our approach to the custom circuit business. CSC is open and straightforward with its recommendations. We do a lot of pre-quotation engineering in order to properly define the requirements of a program, and we make sure that a correct "match" exists, both technically and economically. #### **Choosing A Custom Circuit** A full custom circuit is chosen for specific reasons, and usually when substantial production runs are expected. While engineering and tooling costs are a one-time charge, they can be substantial. It is to the users benefit that these costs be amortized over a large piece-part base. Where large quantity requirements exist, engineering charges become relatively insignificant, and low unit prices are realized. Custom circuits can be very cost-effective in combining diverse and/ or proprietary circuit functions, and in the replacement of several discrete packaged functions with a single circuit. Even in applications where only moderate production runs are anticipated, a custom circuit can sometimes be justified by the reduction in board space, handling and inventory costs. Each situation must be considered on its own merits. Some of the more important considerations are itemized in the following list of "advantages" and "disadvantages". #### Advantages - 1. Proprietary Design: Unique circuit functions and combinations can be incorporated in a single chip. - Lower Costs: By combining many functions on a single chip, assembly, test, handling, and inventory costs are all reduced, compared to separate discrete components. - Space Savings: Significant reductions in printed circuit area are usually obtained. In many applications this can be of singular importance. - Higher Reliability: By reducing the number of individual circuits and connections there is a demonstrable improvement in overall system reliability. #### Disadvantages - Long Lead Time: 20 to 27 weeks to prototypes and 32-50 weeks to production is typical. Actual lead time depends on several factors such as circuit complexity. - Engineering & Tooling Costs: One time charge for design, layout, test programs and initial samples. Costs vary, but normally are justified only by large volume requirements. - Modifications: Possible need to modify if first samples do not perform to exact specifications, resulting in extension of lead time. #### **Processes Available** CSC processing technology is devoted exclusively to Bipolar, including Linear and Linear Compatible I<sup>2</sup>L Digital. A number of individual processes and process options are available, and are chosen for the particular application. Maximum operating voltage is usually a prime consideration, and CSC includes processes which cover a range from 6 volts to as high as 60 volts. In addition to the (7) "standard" processes available in Linear and Linear/l²L, CSC offers a special 14V process which features a 1.5 micron shallow base diffusion for higher density, higher frequency applications. These processes are briefly summarized on the following charts: | PROCESSES | | | | | | |--------------------------------------------------------|-----------|--------------------------------------|--|--|--| | VOLTS | SPEC. NO. | DESCRIPTION | | | | | ANALOG LSI BIPOLAR (400MHZ) | | | | | | | (ALL 3μM BASE DEPTH) | | | | | | | 12 | 200-003 | LINEAR/I <sup>2</sup> L | | | | | 17 | 200-017 | LINEAR/I <sup>2</sup> L | | | | | 20 | 200-012 | LINEAR | | | | | 30 | 200-009 | LINEAR | | | | | 40 | 200-013 | LINEAR | | | | | 50 | 200-014 | LINEAR | | | | | 60 | 200-010 | LINEAR | | | | | ANALOG/DIGITAL LSI BIPOLAR (1GHZ) | | | | | | | (THIN EPI, SHALLOW BASE 1.5μM, HIGH DENSITY) | | | | | | | 14 | 200-016 | LINEAR/LOW POWER SCHOTTKY/DUAL LAYER | | | | | | | METAL | | | | | ANALOG/DIGITAL LSI BIPOLAR (2.5GHZ) | | | | | | | (VERY SHALLOW BASE X, = $0.75\mu$ M VERY HIGH DENSITY) | | | | | | | 12 | 200-021 | LINEAR/SCHOTTKY/ECL DUAL LAYER METAL | | | | ## **PROCESS OPTIONS** - DEEP N+ (SINKER, PLUG, WELL) FOR I<sup>2</sup>L AND POWER TRANSISTORS - ION IMPLANTED RESISTORS 1, 2, AND 5 KILOHMS/SQUARE - OXIDE AND NITRIDE CAPACITORS - LPCVD NITRIDE PASSIVATION UNDER METAL - SILICON DIOXIDE OR PLASMA NITRIDE FINAL PASSIVATION OVER METAL - ALUMINUM ALLOYS: AI, AI Cu, AI Si Cu - ALUMINUM OR PLATINUM SILICIDE SCHOTTKY DIODES - FLIP-CHIP METALLURGY #### Package Options Cherry Semiconductor has a wide range of standard package options that will satisfy a variety of die sizes and circuit applications. Included are conventional dual-in-line plastic and ceramic packages, and 5-lead, 11-lead and 15-lead MULTIWATT® package for power applications. Plastic chip carriers, small outline packages, and flip-chips are available for reflow solder hybrid applications. CSC can also provide other package configurations on a custom tooling basis. Presently available standard types are listed below. #### **Custom Products Package Availability** - \* DIP PLASTIC and CERAMIC (CERDIP) 8, 14, 16, 18, 20, 22, 24, 28, 40 & 48 Leads - \* POWER PACKAGE 5 Lead TO 220; 11 and 15 Lead MULTIWATT®; 20 and 24 Lead SO; 16 Lead DIP - \* SO PACKAGE 8, 14, and 16 Leads Narrow Body, 16, 18, 20, 24 and 28 Leads Wide Body - \* PLASTIC CHIP CARRIERS 20, 28, 44, and 68 leads - \* TO-92 Initial contact can be made by the customer, a CSC regional sales manager, or one of our sales representative firms. If a possible custom IC is identified, CSC will issue a non-disclosure agreement to protect the customer's interests. At this point, the customer normally provides more complete information for review by CSC engineering. If a custom IC is technically feasible, and appears to be cost-effective, a decision to pursue is then mutally agreed on. A budgetary quote is then provided by CSC following a more complete review and/or the generation of additional specifications, if necessary. Finally, a formal quote and detailed proposal is made by CSC. If accepted, we will then proceed directly to design & fabrication. A typical program is outlined in the following chart. #### **Typical Customer Interface** 10 ## **TYPICAL PROGRAM** | TASK-MILESTONE | ELAPSED<br>TIME<br>(WEEKS) | |-------------------------------------------------------------------------------------------|----------------------------| | ★ PROPOSAL PREPARATION | 1-2 | | ★ CKT DESIGN, WORST CASE ANALYSIS,<br>BREADBOARD CONSTRUCTION AND<br>DELIVERY TO CUSTOMER | 4-6 | | ★ CUSTOMER BREADBOARD EVALUATION | 1 | | ★ PREPARE LAYOUT SPEC | 1-2 | | ★ TOPOLOGICAL LAYOUT | 8 | | TEST PROGRAM GENERATION | | | ★ MASKS | 1 | | ★ WAFER FAB | 3-5 | | ★ CIRCUIT PROBE, ASSEMBLE, TEST | 1-2 | | DELIVER ENGINEERING SAMPLES | . <b>20-27</b> | | ★ OFFSHORE ASSEMBLY | 2-5 | | DELIVER QUALIFICATION SAMPLES | | | ★ DEVICE CHARACTERIZATION | 1-3 | | ★ PROBE STATION EVALUATION | 1-3 | | ★ QUALIFICATION TESTING | 8-12 | | RELEASE TO PRODUCTION | | | TOTAL ELAPSED TIME: 32- | |